qemu/timer: Add host ticks function for RISC-V
Signed-off-by: LIU Zhiwei <zhiwei_liu@linux.alibaba.com> Message-ID: <20230911063223.742-1-zhiwei_liu@linux.alibaba.com> Signed-off-by: Paolo Bonzini <pbonzini@redhat.com>
This commit is contained in:
parent
3a2a1f97ea
commit
e8eed838ec
@ -979,6 +979,28 @@ static inline int64_t cpu_get_host_ticks(void)
|
|||||||
return cur - ofs;
|
return cur - ofs;
|
||||||
}
|
}
|
||||||
|
|
||||||
|
#elif defined(__riscv) && __riscv_xlen == 32
|
||||||
|
static inline int64_t cpu_get_host_ticks(void)
|
||||||
|
{
|
||||||
|
uint32_t lo, hi, tmph;
|
||||||
|
do {
|
||||||
|
asm volatile("RDTIMEH %0\n\t"
|
||||||
|
"RDTIME %1\n\t"
|
||||||
|
"RDTIMEH %2"
|
||||||
|
: "=r"(hi), "=r"(lo), "=r"(tmph));
|
||||||
|
} while (unlikely(tmph != hi));
|
||||||
|
return lo | (uint64_t)hi << 32;
|
||||||
|
}
|
||||||
|
|
||||||
|
#elif defined(__riscv) && __riscv_xlen > 32
|
||||||
|
static inline int64_t cpu_get_host_ticks(void)
|
||||||
|
{
|
||||||
|
int64_t val;
|
||||||
|
|
||||||
|
asm volatile("RDTIME %0" : "=r"(val));
|
||||||
|
return val;
|
||||||
|
}
|
||||||
|
|
||||||
#else
|
#else
|
||||||
/* The host CPU doesn't have an easily accessible cycle counter.
|
/* The host CPU doesn't have an easily accessible cycle counter.
|
||||||
Just return a monotonically increasing value. This will be
|
Just return a monotonically increasing value. This will be
|
||||||
|
Loading…
x
Reference in New Issue
Block a user