225 lines
15 KiB
JSON
225 lines
15 KiB
JSON
[
|
|
{
|
|
"BriefDescription": "ARITH.FPDIV_ACTIVE",
|
|
"CollectPEBSRecord": "2",
|
|
"Counter": "0,1,2,3,4,5,6,7",
|
|
"CounterMask": "1",
|
|
"EventCode": "0xb0",
|
|
"EventName": "ARITH.FPDIV_ACTIVE",
|
|
"PEBScounters": "0,1,2,3,4,5,6,7",
|
|
"SampleAfterValue": "1000003",
|
|
"Speculative": "1",
|
|
"UMask": "0x1"
|
|
},
|
|
{
|
|
"BriefDescription": "Counts all microcode FP assists.",
|
|
"CollectPEBSRecord": "2",
|
|
"Counter": "0,1,2,3,4,5,6,7",
|
|
"EventCode": "0xc1",
|
|
"EventName": "ASSISTS.FP",
|
|
"PEBScounters": "0,1,2,3,4,5,6,7",
|
|
"PublicDescription": "Counts all microcode Floating Point assists.",
|
|
"SampleAfterValue": "100003",
|
|
"Speculative": "1",
|
|
"UMask": "0x2"
|
|
},
|
|
{
|
|
"BriefDescription": "ASSISTS.SSE_AVX_MIX",
|
|
"CollectPEBSRecord": "2",
|
|
"Counter": "0,1,2,3,4,5,6,7",
|
|
"EventCode": "0xc1",
|
|
"EventName": "ASSISTS.SSE_AVX_MIX",
|
|
"PEBScounters": "0,1,2,3,4,5,6,7",
|
|
"SampleAfterValue": "1000003",
|
|
"Speculative": "1",
|
|
"UMask": "0x10"
|
|
},
|
|
{
|
|
"BriefDescription": "FP_ARITH_DISPATCHED.PORT_0",
|
|
"CollectPEBSRecord": "2",
|
|
"Counter": "0,1,2,3,4,5,6,7",
|
|
"EventCode": "0xb3",
|
|
"EventName": "FP_ARITH_DISPATCHED.PORT_0",
|
|
"PEBScounters": "0,1,2,3,4,5,6,7",
|
|
"SampleAfterValue": "2000003",
|
|
"Speculative": "1",
|
|
"UMask": "0x1"
|
|
},
|
|
{
|
|
"BriefDescription": "FP_ARITH_DISPATCHED.PORT_1",
|
|
"CollectPEBSRecord": "2",
|
|
"Counter": "0,1,2,3,4,5,6,7",
|
|
"EventCode": "0xb3",
|
|
"EventName": "FP_ARITH_DISPATCHED.PORT_1",
|
|
"PEBScounters": "0,1,2,3,4,5,6,7",
|
|
"SampleAfterValue": "2000003",
|
|
"Speculative": "1",
|
|
"UMask": "0x2"
|
|
},
|
|
{
|
|
"BriefDescription": "FP_ARITH_DISPATCHED.PORT_5",
|
|
"CollectPEBSRecord": "2",
|
|
"Counter": "0,1,2,3,4,5,6,7",
|
|
"EventCode": "0xb3",
|
|
"EventName": "FP_ARITH_DISPATCHED.PORT_5",
|
|
"PEBScounters": "0,1,2,3,4,5,6,7",
|
|
"SampleAfterValue": "2000003",
|
|
"Speculative": "1",
|
|
"UMask": "0x4"
|
|
},
|
|
{
|
|
"BriefDescription": "Counts number of SSE/AVX computational 128-bit packed double precision floating-point instructions retired; some instructions will count twice as noted below. Each count represents 2 computation operations, one for each element. Applies to SSE* and AVX* packed double precision floating-point instructions: ADD SUB HADD HSUB SUBADD MUL DIV MIN MAX SQRT DPP FM(N)ADD/SUB. DPP and FM(N)ADD/SUB instructions count twice as they perform 2 calculations per element.",
|
|
"CollectPEBSRecord": "2",
|
|
"Counter": "0,1,2,3,4,5,6,7",
|
|
"EventCode": "0xc7",
|
|
"EventName": "FP_ARITH_INST_RETIRED.128B_PACKED_DOUBLE",
|
|
"PEBScounters": "0,1,2,3,4,5,6,7",
|
|
"PublicDescription": "Number of SSE/AVX computational 128-bit packed double precision floating-point instructions retired; some instructions will count twice as noted below. Each count represents 2 computation operations, one for each element. Applies to SSE* and AVX* packed double precision floating-point instructions: ADD SUB HADD HSUB SUBADD MUL DIV MIN MAX SQRT DPP FM(N)ADD/SUB. DPP and FM(N)ADD/SUB instructions count twice as they perform 2 calculations per element. The DAZ and FTZ flags in the MXCSR register need to be set when using these events.",
|
|
"SampleAfterValue": "100003",
|
|
"UMask": "0x4"
|
|
},
|
|
{
|
|
"BriefDescription": "Number of SSE/AVX computational 128-bit packed single precision floating-point instructions retired; some instructions will count twice as noted below. Each count represents 4 computation operations, one for each element. Applies to SSE* and AVX* packed single precision floating-point instructions: ADD SUB MUL DIV MIN MAX RCP14 RSQRT14 SQRT DPP FM(N)ADD/SUB. DPP and FM(N)ADD/SUB instructions count twice as they perform 2 calculations per element.",
|
|
"CollectPEBSRecord": "2",
|
|
"Counter": "0,1,2,3,4,5,6,7",
|
|
"EventCode": "0xc7",
|
|
"EventName": "FP_ARITH_INST_RETIRED.128B_PACKED_SINGLE",
|
|
"PEBScounters": "0,1,2,3,4,5,6,7",
|
|
"PublicDescription": "Number of SSE/AVX computational 128-bit packed single precision floating-point instructions retired; some instructions will count twice as noted below. Each count represents 4 computation operations, one for each element. Applies to SSE* and AVX* packed single precision floating-point instructions: ADD SUB HADD HSUB SUBADD MUL DIV MIN MAX SQRT RSQRT RCP DPP FM(N)ADD/SUB. DPP and FM(N)ADD/SUB instructions count twice as they perform 2 calculations per element. The DAZ and FTZ flags in the MXCSR register need to be set when using these events.",
|
|
"SampleAfterValue": "100003",
|
|
"UMask": "0x8"
|
|
},
|
|
{
|
|
"BriefDescription": "Counts number of SSE/AVX computational 256-bit packed double precision floating-point instructions retired; some instructions will count twice as noted below. Each count represents 4 computation operations, one for each element. Applies to SSE* and AVX* packed double precision floating-point instructions: ADD SUB HADD HSUB SUBADD MUL DIV MIN MAX SQRT FM(N)ADD/SUB. FM(N)ADD/SUB instructions count twice as they perform 2 calculations per element.",
|
|
"CollectPEBSRecord": "2",
|
|
"Counter": "0,1,2,3,4,5,6,7",
|
|
"EventCode": "0xc7",
|
|
"EventName": "FP_ARITH_INST_RETIRED.256B_PACKED_DOUBLE",
|
|
"PEBScounters": "0,1,2,3,4,5,6,7",
|
|
"PublicDescription": "Number of SSE/AVX computational 256-bit packed double precision floating-point instructions retired; some instructions will count twice as noted below. Each count represents 4 computation operations, one for each element. Applies to SSE* and AVX* packed double precision floating-point instructions: ADD SUB HADD HSUB SUBADD MUL DIV MIN MAX SQRT FM(N)ADD/SUB. FM(N)ADD/SUB instructions count twice as they perform 2 calculations per element. The DAZ and FTZ flags in the MXCSR register need to be set when using these events.",
|
|
"SampleAfterValue": "100003",
|
|
"UMask": "0x10"
|
|
},
|
|
{
|
|
"BriefDescription": "Counts number of SSE/AVX computational 256-bit packed single precision floating-point instructions retired; some instructions will count twice as noted below. Each count represents 8 computation operations, one for each element. Applies to SSE* and AVX* packed single precision floating-point instructions: ADD SUB HADD HSUB SUBADD MUL DIV MIN MAX SQRT RSQRT RCP DPP FM(N)ADD/SUB. DPP and FM(N)ADD/SUB instructions count twice as they perform 2 calculations per element.",
|
|
"CollectPEBSRecord": "2",
|
|
"Counter": "0,1,2,3,4,5,6,7",
|
|
"EventCode": "0xc7",
|
|
"EventName": "FP_ARITH_INST_RETIRED.256B_PACKED_SINGLE",
|
|
"PEBScounters": "0,1,2,3,4,5,6,7",
|
|
"PublicDescription": "Number of SSE/AVX computational 256-bit packed single precision floating-point instructions retired; some instructions will count twice as noted below. Each count represents 8 computation operations, one for each element. Applies to SSE* and AVX* packed single precision floating-point instructions: ADD SUB HADD HSUB SUBADD MUL DIV MIN MAX SQRT RSQRT RCP DPP FM(N)ADD/SUB. DPP and FM(N)ADD/SUB instructions count twice as they perform 2 calculations per element. The DAZ and FTZ flags in the MXCSR register need to be set when using these events.",
|
|
"SampleAfterValue": "100003",
|
|
"UMask": "0x20"
|
|
},
|
|
{
|
|
"BriefDescription": "Counts number of SSE/AVX computational 512-bit packed double precision floating-point instructions retired; some instructions will count twice as noted below. Each count represents 8 computation operations, one for each element. Applies to SSE* and AVX* packed double precision floating-point instructions: ADD SUB MUL DIV MIN MAX SQRT RSQRT14 RCP14 FM(N)ADD/SUB. FM(N)ADD/SUB instructions count twice as they perform 2 calculations per element.",
|
|
"CollectPEBSRecord": "2",
|
|
"Counter": "0,1,2,3,4,5,6,7",
|
|
"EventCode": "0xc7",
|
|
"EventName": "FP_ARITH_INST_RETIRED.512B_PACKED_DOUBLE",
|
|
"PEBScounters": "0,1,2,3,4,5,6,7",
|
|
"PublicDescription": "Number of SSE/AVX computational 512-bit packed double precision floating-point instructions retired; some instructions will count twice as noted below. Each count represents 8 computation operations, one for each element. Applies to SSE* and AVX* packed double precision floating-point instructions: ADD SUB MUL DIV MIN MAX SQRT RSQRT14 RCP14 FM(N)ADD/SUB. FM(N)ADD/SUB instructions count twice as they perform 2 calculations per element. The DAZ and FTZ flags in the MXCSR register need to be set when using these events.",
|
|
"SampleAfterValue": "100003",
|
|
"UMask": "0x40"
|
|
},
|
|
{
|
|
"BriefDescription": "Counts number of SSE/AVX computational 512-bit packed single precision floating-point instructions retired; some instructions will count twice as noted below. Each count represents 16 computation operations, one for each element. Applies to SSE* and AVX* packed single precision floating-point instructions: ADD SUB MUL DIV MIN MAX SQRT RSQRT14 RCP14 FM(N)ADD/SUB. FM(N)ADD/SUB instructions count twice as they perform 2 calculations per element.",
|
|
"CollectPEBSRecord": "2",
|
|
"Counter": "0,1,2,3,4,5,6,7",
|
|
"EventCode": "0xc7",
|
|
"EventName": "FP_ARITH_INST_RETIRED.512B_PACKED_SINGLE",
|
|
"PEBScounters": "0,1,2,3,4,5,6,7",
|
|
"PublicDescription": "Number of SSE/AVX computational 512-bit packed single precision floating-point instructions retired; some instructions will count twice as noted below. Each count represents 16 computation operations, one for each element. Applies to SSE* and AVX* packed single precision floating-point instructions: ADD SUB MUL DIV MIN MAX SQRT RSQRT14 RCP14 FM(N)ADD/SUB. FM(N)ADD/SUB instructions count twice as they perform 2 calculations per element. The DAZ and FTZ flags in the MXCSR register need to be set when using these events.",
|
|
"SampleAfterValue": "100003",
|
|
"UMask": "0x80"
|
|
},
|
|
{
|
|
"BriefDescription": "Counts number of SSE/AVX computational scalar double precision floating-point instructions retired; some instructions will count twice as noted below. Each count represents 1 computational operation. Applies to SSE* and AVX* scalar double precision floating-point instructions: ADD SUB MUL DIV MIN MAX SQRT FM(N)ADD/SUB. FM(N)ADD/SUB instructions count twice as they perform 2 calculations per element.",
|
|
"CollectPEBSRecord": "2",
|
|
"Counter": "0,1,2,3,4,5,6,7",
|
|
"EventCode": "0xc7",
|
|
"EventName": "FP_ARITH_INST_RETIRED.SCALAR_DOUBLE",
|
|
"PEBScounters": "0,1,2,3,4,5,6,7",
|
|
"PublicDescription": "Number of SSE/AVX computational scalar double precision floating-point instructions retired; some instructions will count twice as noted below. Each count represents 1 computational operation. Applies to SSE* and AVX* scalar double precision floating-point instructions: ADD SUB MUL DIV MIN MAX SQRT FM(N)ADD/SUB. FM(N)ADD/SUB instructions count twice as they perform 2 calculations per element. The DAZ and FTZ flags in the MXCSR register need to be set when using these events.",
|
|
"SampleAfterValue": "100003",
|
|
"UMask": "0x1"
|
|
},
|
|
{
|
|
"BriefDescription": "Counts number of SSE/AVX computational scalar single precision floating-point instructions retired; some instructions will count twice as noted below. Each count represents 1 computational operation. Applies to SSE* and AVX* scalar single precision floating-point instructions: ADD SUB MUL DIV MIN MAX SQRT RSQRT RCP FM(N)ADD/SUB. FM(N)ADD/SUB instructions count twice as they perform 2 calculations per element.",
|
|
"CollectPEBSRecord": "2",
|
|
"Counter": "0,1,2,3,4,5,6,7",
|
|
"EventCode": "0xc7",
|
|
"EventName": "FP_ARITH_INST_RETIRED.SCALAR_SINGLE",
|
|
"PEBScounters": "0,1,2,3,4,5,6,7",
|
|
"PublicDescription": "Number of SSE/AVX computational scalar single precision floating-point instructions retired; some instructions will count twice as noted below. Each count represents 1 computational operation. Applies to SSE* and AVX* scalar single precision floating-point instructions: ADD SUB MUL DIV MIN MAX SQRT RSQRT RCP FM(N)ADD/SUB. FM(N)ADD/SUB instructions count twice as they perform 2 calculations per element. The DAZ and FTZ flags in the MXCSR register need to be set when using these events.",
|
|
"SampleAfterValue": "100003",
|
|
"UMask": "0x2"
|
|
},
|
|
{
|
|
"BriefDescription": "FP_ARITH_INST_RETIRED2.128B_PACKED_HALF",
|
|
"Counter": "0,1,2,3,4,5,6,7",
|
|
"EventCode": "0xcf",
|
|
"EventName": "FP_ARITH_INST_RETIRED2.128B_PACKED_HALF",
|
|
"PEBScounters": "0,1,2,3,4,5,6,7",
|
|
"SampleAfterValue": "100003",
|
|
"UMask": "0x4"
|
|
},
|
|
{
|
|
"BriefDescription": "FP_ARITH_INST_RETIRED2.256B_PACKED_HALF",
|
|
"Counter": "0,1,2,3,4,5,6,7",
|
|
"EventCode": "0xcf",
|
|
"EventName": "FP_ARITH_INST_RETIRED2.256B_PACKED_HALF",
|
|
"PEBScounters": "0,1,2,3,4,5,6,7",
|
|
"SampleAfterValue": "100003",
|
|
"UMask": "0x8"
|
|
},
|
|
{
|
|
"BriefDescription": "FP_ARITH_INST_RETIRED2.512B_PACKED_HALF",
|
|
"CollectPEBSRecord": "2",
|
|
"Counter": "0,1,2,3,4,5,6,7",
|
|
"EventCode": "0xcf",
|
|
"EventName": "FP_ARITH_INST_RETIRED2.512B_PACKED_HALF",
|
|
"PEBScounters": "0,1,2,3,4,5,6,7",
|
|
"SampleAfterValue": "100003",
|
|
"UMask": "0x10"
|
|
},
|
|
{
|
|
"BriefDescription": "FP_ARITH_INST_RETIRED2.COMPLEX_SCALAR_HALF",
|
|
"Counter": "0,1,2,3,4,5,6,7",
|
|
"EventCode": "0xcf",
|
|
"EventName": "FP_ARITH_INST_RETIRED2.COMPLEX_SCALAR_HALF",
|
|
"PEBScounters": "0,1,2,3,4,5,6,7",
|
|
"SampleAfterValue": "100003",
|
|
"UMask": "0x2"
|
|
},
|
|
{
|
|
"BriefDescription": "Number of all Scalar Half-Precision FP arithmetic instructions(1) retired - regular and complex.",
|
|
"Counter": "0,1,2,3,4,5,6,7",
|
|
"EventCode": "0xcf",
|
|
"EventName": "FP_ARITH_INST_RETIRED2.SCALAR",
|
|
"PEBScounters": "0,1,2,3,4,5,6,7",
|
|
"PublicDescription": "FP_ARITH_INST_RETIRED2.SCALAR",
|
|
"SampleAfterValue": "100003",
|
|
"UMask": "0x3"
|
|
},
|
|
{
|
|
"BriefDescription": "FP_ARITH_INST_RETIRED2.SCALAR_HALF",
|
|
"Counter": "0,1,2,3,4,5,6,7",
|
|
"EventCode": "0xcf",
|
|
"EventName": "FP_ARITH_INST_RETIRED2.SCALAR_HALF",
|
|
"PEBScounters": "0,1,2,3,4,5,6,7",
|
|
"SampleAfterValue": "100003",
|
|
"UMask": "0x1"
|
|
},
|
|
{
|
|
"BriefDescription": "Number of all Vector (also called packed) Half-Precision FP arithmetic instructions(1) retired.",
|
|
"Counter": "0,1,2,3,4,5,6,7",
|
|
"EventCode": "0xcf",
|
|
"EventName": "FP_ARITH_INST_RETIRED2.VECTOR",
|
|
"PEBScounters": "0,1,2,3,4,5,6,7",
|
|
"PublicDescription": "FP_ARITH_INST_RETIRED2.VECTOR",
|
|
"SampleAfterValue": "100003",
|
|
"UMask": "0x1c"
|
|
}
|
|
]
|