484 lines
19 KiB
C
484 lines
19 KiB
C
#ifndef A6XX_GMU_XML
|
|
#define A6XX_GMU_XML
|
|
|
|
/* Autogenerated file, DO NOT EDIT manually!
|
|
|
|
This file was generated by the rules-ng-ng headergen tool in this git repository:
|
|
http://github.com/freedreno/envytools/
|
|
git clone https://github.com/freedreno/envytools.git
|
|
|
|
The rules-ng-ng source files this header was generated from are:
|
|
- /home/robclark/tmp/mesa/src/freedreno/registers/adreno.xml ( 594 bytes, from 2021-01-30 18:25:22)
|
|
- /home/robclark/tmp/mesa/src/freedreno/registers/freedreno_copyright.xml ( 1572 bytes, from 2020-12-31 19:26:32)
|
|
- /home/robclark/tmp/mesa/src/freedreno/registers/adreno/a2xx.xml ( 90810 bytes, from 2021-06-21 15:24:24)
|
|
- /home/robclark/tmp/mesa/src/freedreno/registers/adreno/adreno_common.xml ( 14609 bytes, from 2021-11-24 23:05:10)
|
|
- /home/robclark/tmp/mesa/src/freedreno/registers/adreno/adreno_pm4.xml ( 69086 bytes, from 2022-03-03 16:41:33)
|
|
- /home/robclark/tmp/mesa/src/freedreno/registers/adreno/a3xx.xml ( 84231 bytes, from 2021-11-24 23:05:10)
|
|
- /home/robclark/tmp/mesa/src/freedreno/registers/adreno/a4xx.xml ( 113358 bytes, from 2022-01-31 23:06:21)
|
|
- /home/robclark/tmp/mesa/src/freedreno/registers/adreno/a5xx.xml ( 149512 bytes, from 2022-01-31 23:06:21)
|
|
- /home/robclark/tmp/mesa/src/freedreno/registers/adreno/a6xx.xml ( 184954 bytes, from 2022-03-03 16:41:33)
|
|
- /home/robclark/tmp/mesa/src/freedreno/registers/adreno/a6xx_gmu.xml ( 11331 bytes, from 2021-07-22 15:21:56)
|
|
- /home/robclark/tmp/mesa/src/freedreno/registers/adreno/ocmem.xml ( 1773 bytes, from 2021-01-30 18:25:22)
|
|
- /home/robclark/tmp/mesa/src/freedreno/registers/adreno/adreno_control_regs.xml ( 6038 bytes, from 2021-07-22 15:21:56)
|
|
- /home/robclark/tmp/mesa/src/freedreno/registers/adreno/adreno_pipe_regs.xml ( 2924 bytes, from 2021-07-22 15:21:56)
|
|
|
|
Copyright (C) 2013-2021 by the following authors:
|
|
- Rob Clark <robdclark@gmail.com> (robclark)
|
|
- Ilia Mirkin <imirkin@alum.mit.edu> (imirkin)
|
|
|
|
Permission is hereby granted, free of charge, to any person obtaining
|
|
a copy of this software and associated documentation files (the
|
|
"Software"), to deal in the Software without restriction, including
|
|
without limitation the rights to use, copy, modify, merge, publish,
|
|
distribute, sublicense, and/or sell copies of the Software, and to
|
|
permit persons to whom the Software is furnished to do so, subject to
|
|
the following conditions:
|
|
|
|
The above copyright notice and this permission notice (including the
|
|
next paragraph) shall be included in all copies or substantial
|
|
portions of the Software.
|
|
|
|
THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
|
|
EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
|
|
MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
|
|
IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
|
|
LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
|
|
OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
|
|
WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
|
|
*/
|
|
|
|
|
|
#define A6XX_GMU_GPU_IDLE_STATUS_BUSY_IGN_AHB__MASK 0x00800000
|
|
#define A6XX_GMU_GPU_IDLE_STATUS_BUSY_IGN_AHB__SHIFT 23
|
|
static inline uint32_t A6XX_GMU_GPU_IDLE_STATUS_BUSY_IGN_AHB(uint32_t val)
|
|
{
|
|
return ((val) << A6XX_GMU_GPU_IDLE_STATUS_BUSY_IGN_AHB__SHIFT) & A6XX_GMU_GPU_IDLE_STATUS_BUSY_IGN_AHB__MASK;
|
|
}
|
|
#define A6XX_GMU_GPU_IDLE_STATUS_CX_GX_CPU_BUSY_IGN_AHB__MASK 0x40000000
|
|
#define A6XX_GMU_GPU_IDLE_STATUS_CX_GX_CPU_BUSY_IGN_AHB__SHIFT 30
|
|
static inline uint32_t A6XX_GMU_GPU_IDLE_STATUS_CX_GX_CPU_BUSY_IGN_AHB(uint32_t val)
|
|
{
|
|
return ((val) << A6XX_GMU_GPU_IDLE_STATUS_CX_GX_CPU_BUSY_IGN_AHB__SHIFT) & A6XX_GMU_GPU_IDLE_STATUS_CX_GX_CPU_BUSY_IGN_AHB__MASK;
|
|
}
|
|
#define A6XX_GMU_OOB_BOOT_SLUMBER_SET_MASK__MASK 0x00400000
|
|
#define A6XX_GMU_OOB_BOOT_SLUMBER_SET_MASK__SHIFT 22
|
|
static inline uint32_t A6XX_GMU_OOB_BOOT_SLUMBER_SET_MASK(uint32_t val)
|
|
{
|
|
return ((val) << A6XX_GMU_OOB_BOOT_SLUMBER_SET_MASK__SHIFT) & A6XX_GMU_OOB_BOOT_SLUMBER_SET_MASK__MASK;
|
|
}
|
|
#define A6XX_GMU_OOB_BOOT_SLUMBER_CHECK_MASK__MASK 0x40000000
|
|
#define A6XX_GMU_OOB_BOOT_SLUMBER_CHECK_MASK__SHIFT 30
|
|
static inline uint32_t A6XX_GMU_OOB_BOOT_SLUMBER_CHECK_MASK(uint32_t val)
|
|
{
|
|
return ((val) << A6XX_GMU_OOB_BOOT_SLUMBER_CHECK_MASK__SHIFT) & A6XX_GMU_OOB_BOOT_SLUMBER_CHECK_MASK__MASK;
|
|
}
|
|
#define A6XX_GMU_OOB_BOOT_SLUMBER_CLEAR_MASK__MASK 0x40000000
|
|
#define A6XX_GMU_OOB_BOOT_SLUMBER_CLEAR_MASK__SHIFT 30
|
|
static inline uint32_t A6XX_GMU_OOB_BOOT_SLUMBER_CLEAR_MASK(uint32_t val)
|
|
{
|
|
return ((val) << A6XX_GMU_OOB_BOOT_SLUMBER_CLEAR_MASK__SHIFT) & A6XX_GMU_OOB_BOOT_SLUMBER_CLEAR_MASK__MASK;
|
|
}
|
|
#define A6XX_GMU_OOB_DCVS_SET_MASK__MASK 0x00800000
|
|
#define A6XX_GMU_OOB_DCVS_SET_MASK__SHIFT 23
|
|
static inline uint32_t A6XX_GMU_OOB_DCVS_SET_MASK(uint32_t val)
|
|
{
|
|
return ((val) << A6XX_GMU_OOB_DCVS_SET_MASK__SHIFT) & A6XX_GMU_OOB_DCVS_SET_MASK__MASK;
|
|
}
|
|
#define A6XX_GMU_OOB_DCVS_CHECK_MASK__MASK 0x80000000
|
|
#define A6XX_GMU_OOB_DCVS_CHECK_MASK__SHIFT 31
|
|
static inline uint32_t A6XX_GMU_OOB_DCVS_CHECK_MASK(uint32_t val)
|
|
{
|
|
return ((val) << A6XX_GMU_OOB_DCVS_CHECK_MASK__SHIFT) & A6XX_GMU_OOB_DCVS_CHECK_MASK__MASK;
|
|
}
|
|
#define A6XX_GMU_OOB_DCVS_CLEAR_MASK__MASK 0x80000000
|
|
#define A6XX_GMU_OOB_DCVS_CLEAR_MASK__SHIFT 31
|
|
static inline uint32_t A6XX_GMU_OOB_DCVS_CLEAR_MASK(uint32_t val)
|
|
{
|
|
return ((val) << A6XX_GMU_OOB_DCVS_CLEAR_MASK__SHIFT) & A6XX_GMU_OOB_DCVS_CLEAR_MASK__MASK;
|
|
}
|
|
#define A6XX_GMU_OOB_GPU_SET_MASK__MASK 0x00040000
|
|
#define A6XX_GMU_OOB_GPU_SET_MASK__SHIFT 18
|
|
static inline uint32_t A6XX_GMU_OOB_GPU_SET_MASK(uint32_t val)
|
|
{
|
|
return ((val) << A6XX_GMU_OOB_GPU_SET_MASK__SHIFT) & A6XX_GMU_OOB_GPU_SET_MASK__MASK;
|
|
}
|
|
#define A6XX_GMU_OOB_GPU_CHECK_MASK__MASK 0x04000000
|
|
#define A6XX_GMU_OOB_GPU_CHECK_MASK__SHIFT 26
|
|
static inline uint32_t A6XX_GMU_OOB_GPU_CHECK_MASK(uint32_t val)
|
|
{
|
|
return ((val) << A6XX_GMU_OOB_GPU_CHECK_MASK__SHIFT) & A6XX_GMU_OOB_GPU_CHECK_MASK__MASK;
|
|
}
|
|
#define A6XX_GMU_OOB_GPU_CLEAR_MASK__MASK 0x04000000
|
|
#define A6XX_GMU_OOB_GPU_CLEAR_MASK__SHIFT 26
|
|
static inline uint32_t A6XX_GMU_OOB_GPU_CLEAR_MASK(uint32_t val)
|
|
{
|
|
return ((val) << A6XX_GMU_OOB_GPU_CLEAR_MASK__SHIFT) & A6XX_GMU_OOB_GPU_CLEAR_MASK__MASK;
|
|
}
|
|
#define A6XX_GMU_OOB_PERFCNTR_SET_MASK__MASK 0x00020000
|
|
#define A6XX_GMU_OOB_PERFCNTR_SET_MASK__SHIFT 17
|
|
static inline uint32_t A6XX_GMU_OOB_PERFCNTR_SET_MASK(uint32_t val)
|
|
{
|
|
return ((val) << A6XX_GMU_OOB_PERFCNTR_SET_MASK__SHIFT) & A6XX_GMU_OOB_PERFCNTR_SET_MASK__MASK;
|
|
}
|
|
#define A6XX_GMU_OOB_PERFCNTR_CHECK_MASK__MASK 0x02000000
|
|
#define A6XX_GMU_OOB_PERFCNTR_CHECK_MASK__SHIFT 25
|
|
static inline uint32_t A6XX_GMU_OOB_PERFCNTR_CHECK_MASK(uint32_t val)
|
|
{
|
|
return ((val) << A6XX_GMU_OOB_PERFCNTR_CHECK_MASK__SHIFT) & A6XX_GMU_OOB_PERFCNTR_CHECK_MASK__MASK;
|
|
}
|
|
#define A6XX_GMU_OOB_PERFCNTR_CLEAR_MASK__MASK 0x02000000
|
|
#define A6XX_GMU_OOB_PERFCNTR_CLEAR_MASK__SHIFT 25
|
|
static inline uint32_t A6XX_GMU_OOB_PERFCNTR_CLEAR_MASK(uint32_t val)
|
|
{
|
|
return ((val) << A6XX_GMU_OOB_PERFCNTR_CLEAR_MASK__SHIFT) & A6XX_GMU_OOB_PERFCNTR_CLEAR_MASK__MASK;
|
|
}
|
|
#define A6XX_HFI_IRQ_MSGQ_MASK 0x00000001
|
|
#define A6XX_HFI_IRQ_DSGQ_MASK__MASK 0x00000002
|
|
#define A6XX_HFI_IRQ_DSGQ_MASK__SHIFT 1
|
|
static inline uint32_t A6XX_HFI_IRQ_DSGQ_MASK(uint32_t val)
|
|
{
|
|
return ((val) << A6XX_HFI_IRQ_DSGQ_MASK__SHIFT) & A6XX_HFI_IRQ_DSGQ_MASK__MASK;
|
|
}
|
|
#define A6XX_HFI_IRQ_BLOCKED_MSG_MASK__MASK 0x00000004
|
|
#define A6XX_HFI_IRQ_BLOCKED_MSG_MASK__SHIFT 2
|
|
static inline uint32_t A6XX_HFI_IRQ_BLOCKED_MSG_MASK(uint32_t val)
|
|
{
|
|
return ((val) << A6XX_HFI_IRQ_BLOCKED_MSG_MASK__SHIFT) & A6XX_HFI_IRQ_BLOCKED_MSG_MASK__MASK;
|
|
}
|
|
#define A6XX_HFI_IRQ_CM3_FAULT_MASK__MASK 0x00800000
|
|
#define A6XX_HFI_IRQ_CM3_FAULT_MASK__SHIFT 23
|
|
static inline uint32_t A6XX_HFI_IRQ_CM3_FAULT_MASK(uint32_t val)
|
|
{
|
|
return ((val) << A6XX_HFI_IRQ_CM3_FAULT_MASK__SHIFT) & A6XX_HFI_IRQ_CM3_FAULT_MASK__MASK;
|
|
}
|
|
#define A6XX_HFI_IRQ_GMU_ERR_MASK__MASK 0x007f0000
|
|
#define A6XX_HFI_IRQ_GMU_ERR_MASK__SHIFT 16
|
|
static inline uint32_t A6XX_HFI_IRQ_GMU_ERR_MASK(uint32_t val)
|
|
{
|
|
return ((val) << A6XX_HFI_IRQ_GMU_ERR_MASK__SHIFT) & A6XX_HFI_IRQ_GMU_ERR_MASK__MASK;
|
|
}
|
|
#define A6XX_HFI_IRQ_OOB_MASK__MASK 0xff000000
|
|
#define A6XX_HFI_IRQ_OOB_MASK__SHIFT 24
|
|
static inline uint32_t A6XX_HFI_IRQ_OOB_MASK(uint32_t val)
|
|
{
|
|
return ((val) << A6XX_HFI_IRQ_OOB_MASK__SHIFT) & A6XX_HFI_IRQ_OOB_MASK__MASK;
|
|
}
|
|
#define A6XX_HFI_H2F_IRQ_MASK_BIT 0x00000001
|
|
#define REG_A6XX_GPU_GMU_GX_SPTPRAC_CLOCK_CONTROL 0x00000080
|
|
|
|
#define REG_A6XX_GMU_GX_SPTPRAC_POWER_CONTROL 0x00000081
|
|
|
|
#define REG_A6XX_GMU_CM3_ITCM_START 0x00000c00
|
|
|
|
#define REG_A6XX_GMU_CM3_DTCM_START 0x00001c00
|
|
|
|
#define REG_A6XX_GMU_NMI_CONTROL_STATUS 0x000023f0
|
|
|
|
#define REG_A6XX_GMU_BOOT_SLUMBER_OPTION 0x000023f8
|
|
|
|
#define REG_A6XX_GMU_GX_VOTE_IDX 0x000023f9
|
|
|
|
#define REG_A6XX_GMU_MX_VOTE_IDX 0x000023fa
|
|
|
|
#define REG_A6XX_GMU_DCVS_ACK_OPTION 0x000023fc
|
|
|
|
#define REG_A6XX_GMU_DCVS_PERF_SETTING 0x000023fd
|
|
|
|
#define REG_A6XX_GMU_DCVS_BW_SETTING 0x000023fe
|
|
|
|
#define REG_A6XX_GMU_DCVS_RETURN 0x000023ff
|
|
|
|
#define REG_A6XX_GMU_ICACHE_CONFIG 0x00004c00
|
|
|
|
#define REG_A6XX_GMU_DCACHE_CONFIG 0x00004c01
|
|
|
|
#define REG_A6XX_GMU_SYS_BUS_CONFIG 0x00004c0f
|
|
|
|
#define REG_A6XX_GMU_CM3_SYSRESET 0x00005000
|
|
|
|
#define REG_A6XX_GMU_CM3_BOOT_CONFIG 0x00005001
|
|
|
|
#define REG_A6XX_GMU_CM3_FW_BUSY 0x0000501a
|
|
|
|
#define REG_A6XX_GMU_CM3_FW_INIT_RESULT 0x0000501c
|
|
|
|
#define REG_A6XX_GMU_CM3_CFG 0x0000502d
|
|
|
|
#define REG_A6XX_GMU_CX_GMU_POWER_COUNTER_ENABLE 0x00005040
|
|
|
|
#define REG_A6XX_GMU_CX_GMU_POWER_COUNTER_SELECT_0 0x00005041
|
|
|
|
#define REG_A6XX_GMU_CX_GMU_POWER_COUNTER_SELECT_1 0x00005042
|
|
|
|
#define REG_A6XX_GMU_CX_GMU_POWER_COUNTER_XOCLK_0_L 0x00005044
|
|
|
|
#define REG_A6XX_GMU_CX_GMU_POWER_COUNTER_XOCLK_0_H 0x00005045
|
|
|
|
#define REG_A6XX_GMU_CX_GMU_POWER_COUNTER_XOCLK_1_L 0x00005046
|
|
|
|
#define REG_A6XX_GMU_CX_GMU_POWER_COUNTER_XOCLK_1_H 0x00005047
|
|
|
|
#define REG_A6XX_GMU_CX_GMU_POWER_COUNTER_XOCLK_2_L 0x00005048
|
|
|
|
#define REG_A6XX_GMU_CX_GMU_POWER_COUNTER_XOCLK_2_H 0x00005049
|
|
|
|
#define REG_A6XX_GMU_CX_GMU_POWER_COUNTER_XOCLK_3_L 0x0000504a
|
|
|
|
#define REG_A6XX_GMU_CX_GMU_POWER_COUNTER_XOCLK_3_H 0x0000504b
|
|
|
|
#define REG_A6XX_GMU_CX_GMU_POWER_COUNTER_XOCLK_4_L 0x0000504c
|
|
|
|
#define REG_A6XX_GMU_CX_GMU_POWER_COUNTER_XOCLK_4_H 0x0000504d
|
|
|
|
#define REG_A6XX_GMU_CX_GMU_POWER_COUNTER_XOCLK_5_L 0x0000504e
|
|
|
|
#define REG_A6XX_GMU_CX_GMU_POWER_COUNTER_XOCLK_5_H 0x0000504f
|
|
|
|
#define REG_A6XX_GMU_PWR_COL_INTER_FRAME_CTRL 0x000050c0
|
|
#define A6XX_GMU_PWR_COL_INTER_FRAME_CTRL_IFPC_ENABLE 0x00000001
|
|
#define A6XX_GMU_PWR_COL_INTER_FRAME_CTRL_HM_POWER_COLLAPSE_ENABLE 0x00000002
|
|
#define A6XX_GMU_PWR_COL_INTER_FRAME_CTRL_SPTPRAC_POWER_CONTROL_ENABLE 0x00000004
|
|
#define A6XX_GMU_PWR_COL_INTER_FRAME_CTRL_NUM_PASS_SKIPS__MASK 0x00003c00
|
|
#define A6XX_GMU_PWR_COL_INTER_FRAME_CTRL_NUM_PASS_SKIPS__SHIFT 10
|
|
static inline uint32_t A6XX_GMU_PWR_COL_INTER_FRAME_CTRL_NUM_PASS_SKIPS(uint32_t val)
|
|
{
|
|
return ((val) << A6XX_GMU_PWR_COL_INTER_FRAME_CTRL_NUM_PASS_SKIPS__SHIFT) & A6XX_GMU_PWR_COL_INTER_FRAME_CTRL_NUM_PASS_SKIPS__MASK;
|
|
}
|
|
#define A6XX_GMU_PWR_COL_INTER_FRAME_CTRL_MIN_PASS_LENGTH__MASK 0xffffc000
|
|
#define A6XX_GMU_PWR_COL_INTER_FRAME_CTRL_MIN_PASS_LENGTH__SHIFT 14
|
|
static inline uint32_t A6XX_GMU_PWR_COL_INTER_FRAME_CTRL_MIN_PASS_LENGTH(uint32_t val)
|
|
{
|
|
return ((val) << A6XX_GMU_PWR_COL_INTER_FRAME_CTRL_MIN_PASS_LENGTH__SHIFT) & A6XX_GMU_PWR_COL_INTER_FRAME_CTRL_MIN_PASS_LENGTH__MASK;
|
|
}
|
|
|
|
#define REG_A6XX_GMU_PWR_COL_INTER_FRAME_HYST 0x000050c1
|
|
|
|
#define REG_A6XX_GMU_PWR_COL_SPTPRAC_HYST 0x000050c2
|
|
|
|
#define REG_A6XX_GMU_SPTPRAC_PWR_CLK_STATUS 0x000050d0
|
|
#define A6XX_GMU_SPTPRAC_PWR_CLK_STATUS_SPTPRAC_GDSC_POWERING_OFF 0x00000001
|
|
#define A6XX_GMU_SPTPRAC_PWR_CLK_STATUS_SPTPRAC_GDSC_POWERING_ON 0x00000002
|
|
#define A6XX_GMU_SPTPRAC_PWR_CLK_STATUS_SPTPRAC_GDSC_POWER_OFF 0x00000004
|
|
#define A6XX_GMU_SPTPRAC_PWR_CLK_STATUS_SPTPRAC_GDSC_POWER_ON 0x00000008
|
|
#define A6XX_GMU_SPTPRAC_PWR_CLK_STATUS_SP_CLOCK_OFF 0x00000010
|
|
#define A6XX_GMU_SPTPRAC_PWR_CLK_STATUS_GMU_UP_POWER_STATE 0x00000020
|
|
#define A6XX_GMU_SPTPRAC_PWR_CLK_STATUS_GX_HM_GDSC_POWER_OFF 0x00000040
|
|
#define A6XX_GMU_SPTPRAC_PWR_CLK_STATUS_GX_HM_CLK_OFF 0x00000080
|
|
|
|
#define REG_A6XX_GMU_GPU_NAP_CTRL 0x000050e4
|
|
#define A6XX_GMU_GPU_NAP_CTRL_HW_NAP_ENABLE 0x00000001
|
|
#define A6XX_GMU_GPU_NAP_CTRL_SID__MASK 0x000001f0
|
|
#define A6XX_GMU_GPU_NAP_CTRL_SID__SHIFT 4
|
|
static inline uint32_t A6XX_GMU_GPU_NAP_CTRL_SID(uint32_t val)
|
|
{
|
|
return ((val) << A6XX_GMU_GPU_NAP_CTRL_SID__SHIFT) & A6XX_GMU_GPU_NAP_CTRL_SID__MASK;
|
|
}
|
|
|
|
#define REG_A6XX_GMU_RPMH_CTRL 0x000050e8
|
|
#define A6XX_GMU_RPMH_CTRL_RPMH_INTERFACE_ENABLE 0x00000001
|
|
#define A6XX_GMU_RPMH_CTRL_LLC_VOTE_ENABLE 0x00000010
|
|
#define A6XX_GMU_RPMH_CTRL_DDR_VOTE_ENABLE 0x00000100
|
|
#define A6XX_GMU_RPMH_CTRL_MX_VOTE_ENABLE 0x00000200
|
|
#define A6XX_GMU_RPMH_CTRL_CX_VOTE_ENABLE 0x00000400
|
|
#define A6XX_GMU_RPMH_CTRL_GFX_VOTE_ENABLE 0x00000800
|
|
#define A6XX_GMU_RPMH_CTRL_DDR_MIN_VOTE_ENABLE 0x00001000
|
|
#define A6XX_GMU_RPMH_CTRL_MX_MIN_VOTE_ENABLE 0x00002000
|
|
#define A6XX_GMU_RPMH_CTRL_CX_MIN_VOTE_ENABLE 0x00004000
|
|
#define A6XX_GMU_RPMH_CTRL_GFX_MIN_VOTE_ENABLE 0x00008000
|
|
|
|
#define REG_A6XX_GMU_RPMH_HYST_CTRL 0x000050e9
|
|
|
|
#define REG_A6XX_GPU_GMU_CX_GMU_RPMH_POWER_STATE 0x000050ec
|
|
|
|
#define REG_A6XX_GPU_GMU_CX_GMU_CX_FAL_INTF 0x000050f0
|
|
|
|
#define REG_A6XX_GPU_GMU_CX_GMU_CX_FALNEXT_INTF 0x000050f1
|
|
|
|
#define REG_A6XX_GPU_GMU_CX_GMU_PWR_COL_CP_MSG 0x00005100
|
|
|
|
#define REG_A6XX_GPU_GMU_CX_GMU_PWR_COL_CP_RESP 0x00005101
|
|
|
|
#define REG_A6XX_GMU_BOOT_KMD_LM_HANDSHAKE 0x000051f0
|
|
|
|
#define REG_A6XX_GMU_LLM_GLM_SLEEP_CTRL 0x00005157
|
|
|
|
#define REG_A6XX_GMU_LLM_GLM_SLEEP_STATUS 0x00005158
|
|
|
|
#define REG_A6XX_GMU_ALWAYS_ON_COUNTER_L 0x00005088
|
|
|
|
#define REG_A6XX_GMU_ALWAYS_ON_COUNTER_H 0x00005089
|
|
|
|
#define REG_A6XX_GMU_GMU_PWR_COL_KEEPALIVE 0x000050c3
|
|
|
|
#define REG_A6XX_GMU_HFI_CTRL_STATUS 0x00005180
|
|
|
|
#define REG_A6XX_GMU_HFI_VERSION_INFO 0x00005181
|
|
|
|
#define REG_A6XX_GMU_HFI_SFR_ADDR 0x00005182
|
|
|
|
#define REG_A6XX_GMU_HFI_MMAP_ADDR 0x00005183
|
|
|
|
#define REG_A6XX_GMU_HFI_QTBL_INFO 0x00005184
|
|
|
|
#define REG_A6XX_GMU_HFI_QTBL_ADDR 0x00005185
|
|
|
|
#define REG_A6XX_GMU_HFI_CTRL_INIT 0x00005186
|
|
|
|
#define REG_A6XX_GMU_GMU2HOST_INTR_SET 0x00005190
|
|
|
|
#define REG_A6XX_GMU_GMU2HOST_INTR_CLR 0x00005191
|
|
|
|
#define REG_A6XX_GMU_GMU2HOST_INTR_INFO 0x00005192
|
|
#define A6XX_GMU_GMU2HOST_INTR_INFO_MSGQ 0x00000001
|
|
#define A6XX_GMU_GMU2HOST_INTR_INFO_CM3_FAULT 0x00800000
|
|
|
|
#define REG_A6XX_GMU_GMU2HOST_INTR_MASK 0x00005193
|
|
|
|
#define REG_A6XX_GMU_HOST2GMU_INTR_SET 0x00005194
|
|
|
|
#define REG_A6XX_GMU_HOST2GMU_INTR_CLR 0x00005195
|
|
|
|
#define REG_A6XX_GMU_HOST2GMU_INTR_RAW_INFO 0x00005196
|
|
|
|
#define REG_A6XX_GMU_HOST2GMU_INTR_EN_0 0x00005197
|
|
|
|
#define REG_A6XX_GMU_HOST2GMU_INTR_EN_1 0x00005198
|
|
|
|
#define REG_A6XX_GMU_HOST2GMU_INTR_EN_2 0x00005199
|
|
|
|
#define REG_A6XX_GMU_HOST2GMU_INTR_EN_3 0x0000519a
|
|
|
|
#define REG_A6XX_GMU_HOST2GMU_INTR_INFO_0 0x0000519b
|
|
|
|
#define REG_A6XX_GMU_HOST2GMU_INTR_INFO_1 0x0000519c
|
|
|
|
#define REG_A6XX_GMU_HOST2GMU_INTR_INFO_2 0x0000519d
|
|
|
|
#define REG_A6XX_GMU_HOST2GMU_INTR_INFO_3 0x0000519e
|
|
|
|
#define REG_A6XX_GMU_GENERAL_1 0x000051c6
|
|
|
|
#define REG_A6XX_GMU_GENERAL_7 0x000051cc
|
|
|
|
#define REG_A6XX_GMU_ISENSE_CTRL 0x0000515d
|
|
|
|
#define REG_A6XX_GPU_CS_ENABLE_REG 0x00008920
|
|
|
|
#define REG_A6XX_GPU_GMU_CX_GMU_ISENSE_CTRL 0x0000515d
|
|
|
|
#define REG_A6XX_GPU_CS_AMP_CALIBRATION_CONTROL3 0x00008578
|
|
|
|
#define REG_A6XX_GPU_CS_AMP_CALIBRATION_CONTROL2 0x00008558
|
|
|
|
#define REG_A6XX_GPU_CS_A_SENSOR_CTRL_0 0x00008580
|
|
|
|
#define REG_A6XX_GPU_CS_A_SENSOR_CTRL_2 0x00027ada
|
|
|
|
#define REG_A6XX_GPU_CS_SENSOR_GENERAL_STATUS 0x0000881a
|
|
|
|
#define REG_A6XX_GPU_CS_AMP_CALIBRATION_CONTROL1 0x00008957
|
|
|
|
#define REG_A6XX_GPU_CS_SENSOR_GENERAL_STATUS 0x0000881a
|
|
|
|
#define REG_A6XX_GPU_CS_AMP_CALIBRATION_STATUS1_0 0x0000881d
|
|
|
|
#define REG_A6XX_GPU_CS_AMP_CALIBRATION_STATUS1_2 0x0000881f
|
|
|
|
#define REG_A6XX_GPU_CS_AMP_CALIBRATION_STATUS1_4 0x00008821
|
|
|
|
#define REG_A6XX_GPU_CS_AMP_CALIBRATION_DONE 0x00008965
|
|
|
|
#define REG_A6XX_GPU_CS_AMP_PERIOD_CTRL 0x0000896d
|
|
|
|
#define REG_A6XX_GPU_CS_AMP_CALIBRATION_DONE 0x00008965
|
|
|
|
#define REG_A6XX_GPU_GMU_CX_GMU_PWR_THRESHOLD 0x0000514d
|
|
|
|
#define REG_A6XX_GMU_AO_INTERRUPT_EN 0x00009303
|
|
|
|
#define REG_A6XX_GMU_AO_HOST_INTERRUPT_CLR 0x00009304
|
|
|
|
#define REG_A6XX_GMU_AO_HOST_INTERRUPT_STATUS 0x00009305
|
|
#define A6XX_GMU_AO_HOST_INTERRUPT_STATUS_WDOG_BITE 0x00000001
|
|
#define A6XX_GMU_AO_HOST_INTERRUPT_STATUS_RSCC_COMP 0x00000002
|
|
#define A6XX_GMU_AO_HOST_INTERRUPT_STATUS_VDROOP 0x00000004
|
|
#define A6XX_GMU_AO_HOST_INTERRUPT_STATUS_FENCE_ERR 0x00000008
|
|
#define A6XX_GMU_AO_HOST_INTERRUPT_STATUS_DBD_WAKEUP 0x00000010
|
|
#define A6XX_GMU_AO_HOST_INTERRUPT_STATUS_HOST_AHB_BUS_ERROR 0x00000020
|
|
|
|
#define REG_A6XX_GMU_AO_HOST_INTERRUPT_MASK 0x00009306
|
|
|
|
#define REG_A6XX_GPU_GMU_AO_GMU_CGC_MODE_CNTL 0x00009309
|
|
|
|
#define REG_A6XX_GPU_GMU_AO_GMU_CGC_DELAY_CNTL 0x0000930a
|
|
|
|
#define REG_A6XX_GPU_GMU_AO_GMU_CGC_HYST_CNTL 0x0000930b
|
|
|
|
#define REG_A6XX_GPU_GMU_AO_GPU_CX_BUSY_STATUS 0x0000930c
|
|
#define A6XX_GPU_GMU_AO_GPU_CX_BUSY_STATUS_GPUBUSYIGNAHB 0x00800000
|
|
|
|
#define REG_A6XX_GPU_GMU_AO_GPU_CX_BUSY_STATUS2 0x0000930d
|
|
|
|
#define REG_A6XX_GPU_GMU_AO_GPU_CX_BUSY_MASK 0x0000930e
|
|
|
|
#define REG_A6XX_GMU_AO_AHB_FENCE_CTRL 0x00009310
|
|
|
|
#define REG_A6XX_GMU_AHB_FENCE_STATUS 0x00009313
|
|
|
|
#define REG_A6XX_GMU_RBBM_INT_UNMASKED_STATUS 0x00009315
|
|
|
|
#define REG_A6XX_GMU_AO_SPARE_CNTL 0x00009316
|
|
|
|
#define REG_A6XX_GMU_RSCC_CONTROL_REQ 0x00009307
|
|
|
|
#define REG_A6XX_GMU_RSCC_CONTROL_ACK 0x00009308
|
|
|
|
#define REG_A6XX_GMU_AHB_FENCE_RANGE_0 0x00009311
|
|
|
|
#define REG_A6XX_GMU_AHB_FENCE_RANGE_1 0x00009312
|
|
|
|
#define REG_A6XX_GPU_CC_GX_GDSCR 0x00009c03
|
|
|
|
#define REG_A6XX_GPU_CC_GX_DOMAIN_MISC 0x00009d42
|
|
|
|
#define REG_A6XX_GPU_CPR_FSM_CTL 0x0000c001
|
|
|
|
#define REG_A6XX_GPU_RSCC_RSC_STATUS0_DRV0 0x00000004
|
|
|
|
#define REG_A6XX_RSCC_PDC_SEQ_START_ADDR 0x00000008
|
|
|
|
#define REG_A6XX_RSCC_PDC_MATCH_VALUE_LO 0x00000009
|
|
|
|
#define REG_A6XX_RSCC_PDC_MATCH_VALUE_HI 0x0000000a
|
|
|
|
#define REG_A6XX_RSCC_PDC_SLAVE_ID_DRV0 0x0000000b
|
|
|
|
#define REG_A6XX_RSCC_HIDDEN_TCS_CMD0_ADDR 0x0000000d
|
|
|
|
#define REG_A6XX_RSCC_HIDDEN_TCS_CMD0_DATA 0x0000000e
|
|
|
|
#define REG_A6XX_RSCC_TIMESTAMP_UNIT0_TIMESTAMP_L_DRV0 0x00000082
|
|
|
|
#define REG_A6XX_RSCC_TIMESTAMP_UNIT0_TIMESTAMP_H_DRV0 0x00000083
|
|
|
|
#define REG_A6XX_RSCC_TIMESTAMP_UNIT1_EN_DRV0 0x00000089
|
|
|
|
#define REG_A6XX_RSCC_TIMESTAMP_UNIT1_OUTPUT_DRV0 0x0000008c
|
|
|
|
#define REG_A6XX_RSCC_OVERRIDE_START_ADDR 0x00000100
|
|
|
|
#define REG_A6XX_RSCC_SEQ_BUSY_DRV0 0x00000101
|
|
|
|
#define REG_A6XX_RSCC_SEQ_MEM_0_DRV0 0x00000180
|
|
|
|
#define REG_A6XX_RSCC_TCS0_DRV0_STATUS 0x00000346
|
|
|
|
#define REG_A6XX_RSCC_TCS1_DRV0_STATUS 0x000003ee
|
|
|
|
#define REG_A6XX_RSCC_TCS2_DRV0_STATUS 0x00000496
|
|
|
|
#define REG_A6XX_RSCC_TCS3_DRV0_STATUS 0x0000053e
|
|
|
|
|
|
#endif /* A6XX_GMU_XML */
|