3066 lines
96 KiB
Plaintext
3066 lines
96 KiB
Plaintext
// SPDX-License-Identifier: GPL-2.0
|
|
|
|
#include <dt-bindings/clock/tegra234-clock.h>
|
|
#include <dt-bindings/gpio/tegra234-gpio.h>
|
|
#include <dt-bindings/interrupt-controller/arm-gic.h>
|
|
#include <dt-bindings/mailbox/tegra186-hsp.h>
|
|
#include <dt-bindings/memory/tegra234-mc.h>
|
|
#include <dt-bindings/power/tegra234-powergate.h>
|
|
#include <dt-bindings/reset/tegra234-reset.h>
|
|
|
|
/ {
|
|
compatible = "nvidia,tegra234";
|
|
interrupt-parent = <&gic>;
|
|
#address-cells = <2>;
|
|
#size-cells = <2>;
|
|
|
|
bus@0 {
|
|
compatible = "simple-bus";
|
|
#address-cells = <1>;
|
|
#size-cells = <1>;
|
|
|
|
ranges = <0x0 0x0 0x0 0x40000000>;
|
|
|
|
gpcdma: dma-controller@2600000 {
|
|
compatible = "nvidia,tegra234-gpcdma",
|
|
"nvidia,tegra186-gpcdma";
|
|
reg = <0x2600000 0x210000>;
|
|
resets = <&bpmp TEGRA234_RESET_GPCDMA>;
|
|
reset-names = "gpcdma";
|
|
interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 79 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 81 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 88 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 89 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 90 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 95 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 99 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>;
|
|
#dma-cells = <1>;
|
|
iommus = <&smmu_niso0 TEGRA234_SID_GPCDMA>;
|
|
dma-coherent;
|
|
};
|
|
|
|
aconnect@2900000 {
|
|
compatible = "nvidia,tegra234-aconnect",
|
|
"nvidia,tegra210-aconnect";
|
|
clocks = <&bpmp TEGRA234_CLK_APE>,
|
|
<&bpmp TEGRA234_CLK_APB2APE>;
|
|
clock-names = "ape", "apb2ape";
|
|
power-domains = <&bpmp TEGRA234_POWER_DOMAIN_AUD>;
|
|
#address-cells = <1>;
|
|
#size-cells = <1>;
|
|
ranges = <0x02900000 0x02900000 0x200000>;
|
|
status = "disabled";
|
|
|
|
tegra_ahub: ahub@2900800 {
|
|
compatible = "nvidia,tegra234-ahub";
|
|
reg = <0x02900800 0x800>;
|
|
clocks = <&bpmp TEGRA234_CLK_AHUB>;
|
|
clock-names = "ahub";
|
|
assigned-clocks = <&bpmp TEGRA234_CLK_AHUB>;
|
|
assigned-clock-parents = <&bpmp TEGRA234_CLK_PLLA_OUT0>;
|
|
#address-cells = <1>;
|
|
#size-cells = <1>;
|
|
ranges = <0x02900800 0x02900800 0x11800>;
|
|
status = "disabled";
|
|
|
|
tegra_i2s1: i2s@2901000 {
|
|
compatible = "nvidia,tegra234-i2s",
|
|
"nvidia,tegra210-i2s";
|
|
reg = <0x2901000 0x100>;
|
|
clocks = <&bpmp TEGRA234_CLK_I2S1>,
|
|
<&bpmp TEGRA234_CLK_I2S1_SYNC_INPUT>;
|
|
clock-names = "i2s", "sync_input";
|
|
assigned-clocks = <&bpmp TEGRA234_CLK_I2S1>;
|
|
assigned-clock-parents = <&bpmp TEGRA234_CLK_PLLA_OUT0>;
|
|
assigned-clock-rates = <1536000>;
|
|
sound-name-prefix = "I2S1";
|
|
status = "disabled";
|
|
};
|
|
|
|
tegra_i2s2: i2s@2901100 {
|
|
compatible = "nvidia,tegra234-i2s",
|
|
"nvidia,tegra210-i2s";
|
|
reg = <0x2901100 0x100>;
|
|
clocks = <&bpmp TEGRA234_CLK_I2S2>,
|
|
<&bpmp TEGRA234_CLK_I2S2_SYNC_INPUT>;
|
|
clock-names = "i2s", "sync_input";
|
|
assigned-clocks = <&bpmp TEGRA234_CLK_I2S2>;
|
|
assigned-clock-parents = <&bpmp TEGRA234_CLK_PLLA_OUT0>;
|
|
assigned-clock-rates = <1536000>;
|
|
sound-name-prefix = "I2S2";
|
|
status = "disabled";
|
|
};
|
|
|
|
tegra_i2s3: i2s@2901200 {
|
|
compatible = "nvidia,tegra234-i2s",
|
|
"nvidia,tegra210-i2s";
|
|
reg = <0x2901200 0x100>;
|
|
clocks = <&bpmp TEGRA234_CLK_I2S3>,
|
|
<&bpmp TEGRA234_CLK_I2S3_SYNC_INPUT>;
|
|
clock-names = "i2s", "sync_input";
|
|
assigned-clocks = <&bpmp TEGRA234_CLK_I2S3>;
|
|
assigned-clock-parents = <&bpmp TEGRA234_CLK_PLLA_OUT0>;
|
|
assigned-clock-rates = <1536000>;
|
|
sound-name-prefix = "I2S3";
|
|
status = "disabled";
|
|
};
|
|
|
|
tegra_i2s4: i2s@2901300 {
|
|
compatible = "nvidia,tegra234-i2s",
|
|
"nvidia,tegra210-i2s";
|
|
reg = <0x2901300 0x100>;
|
|
clocks = <&bpmp TEGRA234_CLK_I2S4>,
|
|
<&bpmp TEGRA234_CLK_I2S4_SYNC_INPUT>;
|
|
clock-names = "i2s", "sync_input";
|
|
assigned-clocks = <&bpmp TEGRA234_CLK_I2S4>;
|
|
assigned-clock-parents = <&bpmp TEGRA234_CLK_PLLA_OUT0>;
|
|
assigned-clock-rates = <1536000>;
|
|
sound-name-prefix = "I2S4";
|
|
status = "disabled";
|
|
};
|
|
|
|
tegra_i2s5: i2s@2901400 {
|
|
compatible = "nvidia,tegra234-i2s",
|
|
"nvidia,tegra210-i2s";
|
|
reg = <0x2901400 0x100>;
|
|
clocks = <&bpmp TEGRA234_CLK_I2S5>,
|
|
<&bpmp TEGRA234_CLK_I2S5_SYNC_INPUT>;
|
|
clock-names = "i2s", "sync_input";
|
|
assigned-clocks = <&bpmp TEGRA234_CLK_I2S5>;
|
|
assigned-clock-parents = <&bpmp TEGRA234_CLK_PLLA_OUT0>;
|
|
assigned-clock-rates = <1536000>;
|
|
sound-name-prefix = "I2S5";
|
|
status = "disabled";
|
|
};
|
|
|
|
tegra_i2s6: i2s@2901500 {
|
|
compatible = "nvidia,tegra234-i2s",
|
|
"nvidia,tegra210-i2s";
|
|
reg = <0x2901500 0x100>;
|
|
clocks = <&bpmp TEGRA234_CLK_I2S6>,
|
|
<&bpmp TEGRA234_CLK_I2S6_SYNC_INPUT>;
|
|
clock-names = "i2s", "sync_input";
|
|
assigned-clocks = <&bpmp TEGRA234_CLK_I2S6>;
|
|
assigned-clock-parents = <&bpmp TEGRA234_CLK_PLLA_OUT0>;
|
|
assigned-clock-rates = <1536000>;
|
|
sound-name-prefix = "I2S6";
|
|
status = "disabled";
|
|
};
|
|
|
|
tegra_sfc1: sfc@2902000 {
|
|
compatible = "nvidia,tegra234-sfc",
|
|
"nvidia,tegra210-sfc";
|
|
reg = <0x2902000 0x200>;
|
|
sound-name-prefix = "SFC1";
|
|
status = "disabled";
|
|
};
|
|
|
|
tegra_sfc2: sfc@2902200 {
|
|
compatible = "nvidia,tegra234-sfc",
|
|
"nvidia,tegra210-sfc";
|
|
reg = <0x2902200 0x200>;
|
|
sound-name-prefix = "SFC2";
|
|
status = "disabled";
|
|
};
|
|
|
|
tegra_sfc3: sfc@2902400 {
|
|
compatible = "nvidia,tegra234-sfc",
|
|
"nvidia,tegra210-sfc";
|
|
reg = <0x2902400 0x200>;
|
|
sound-name-prefix = "SFC3";
|
|
status = "disabled";
|
|
};
|
|
|
|
tegra_sfc4: sfc@2902600 {
|
|
compatible = "nvidia,tegra234-sfc",
|
|
"nvidia,tegra210-sfc";
|
|
reg = <0x2902600 0x200>;
|
|
sound-name-prefix = "SFC4";
|
|
status = "disabled";
|
|
};
|
|
|
|
tegra_amx1: amx@2903000 {
|
|
compatible = "nvidia,tegra234-amx",
|
|
"nvidia,tegra194-amx";
|
|
reg = <0x2903000 0x100>;
|
|
sound-name-prefix = "AMX1";
|
|
status = "disabled";
|
|
};
|
|
|
|
tegra_amx2: amx@2903100 {
|
|
compatible = "nvidia,tegra234-amx",
|
|
"nvidia,tegra194-amx";
|
|
reg = <0x2903100 0x100>;
|
|
sound-name-prefix = "AMX2";
|
|
status = "disabled";
|
|
};
|
|
|
|
tegra_amx3: amx@2903200 {
|
|
compatible = "nvidia,tegra234-amx",
|
|
"nvidia,tegra194-amx";
|
|
reg = <0x2903200 0x100>;
|
|
sound-name-prefix = "AMX3";
|
|
status = "disabled";
|
|
};
|
|
|
|
tegra_amx4: amx@2903300 {
|
|
compatible = "nvidia,tegra234-amx",
|
|
"nvidia,tegra194-amx";
|
|
reg = <0x2903300 0x100>;
|
|
sound-name-prefix = "AMX4";
|
|
status = "disabled";
|
|
};
|
|
|
|
tegra_adx1: adx@2903800 {
|
|
compatible = "nvidia,tegra234-adx",
|
|
"nvidia,tegra210-adx";
|
|
reg = <0x2903800 0x100>;
|
|
sound-name-prefix = "ADX1";
|
|
status = "disabled";
|
|
};
|
|
|
|
tegra_adx2: adx@2903900 {
|
|
compatible = "nvidia,tegra234-adx",
|
|
"nvidia,tegra210-adx";
|
|
reg = <0x2903900 0x100>;
|
|
sound-name-prefix = "ADX2";
|
|
status = "disabled";
|
|
};
|
|
|
|
tegra_adx3: adx@2903a00 {
|
|
compatible = "nvidia,tegra234-adx",
|
|
"nvidia,tegra210-adx";
|
|
reg = <0x2903a00 0x100>;
|
|
sound-name-prefix = "ADX3";
|
|
status = "disabled";
|
|
};
|
|
|
|
tegra_adx4: adx@2903b00 {
|
|
compatible = "nvidia,tegra234-adx",
|
|
"nvidia,tegra210-adx";
|
|
reg = <0x2903b00 0x100>;
|
|
sound-name-prefix = "ADX4";
|
|
status = "disabled";
|
|
};
|
|
|
|
|
|
tegra_dmic1: dmic@2904000 {
|
|
compatible = "nvidia,tegra234-dmic",
|
|
"nvidia,tegra210-dmic";
|
|
reg = <0x2904000 0x100>;
|
|
clocks = <&bpmp TEGRA234_CLK_DMIC1>;
|
|
clock-names = "dmic";
|
|
assigned-clocks = <&bpmp TEGRA234_CLK_DMIC1>;
|
|
assigned-clock-parents = <&bpmp TEGRA234_CLK_PLLA_OUT0>;
|
|
assigned-clock-rates = <3072000>;
|
|
sound-name-prefix = "DMIC1";
|
|
status = "disabled";
|
|
};
|
|
|
|
tegra_dmic2: dmic@2904100 {
|
|
compatible = "nvidia,tegra234-dmic",
|
|
"nvidia,tegra210-dmic";
|
|
reg = <0x2904100 0x100>;
|
|
clocks = <&bpmp TEGRA234_CLK_DMIC2>;
|
|
clock-names = "dmic";
|
|
assigned-clocks = <&bpmp TEGRA234_CLK_DMIC2>;
|
|
assigned-clock-parents = <&bpmp TEGRA234_CLK_PLLA_OUT0>;
|
|
assigned-clock-rates = <3072000>;
|
|
sound-name-prefix = "DMIC2";
|
|
status = "disabled";
|
|
};
|
|
|
|
tegra_dmic3: dmic@2904200 {
|
|
compatible = "nvidia,tegra234-dmic",
|
|
"nvidia,tegra210-dmic";
|
|
reg = <0x2904200 0x100>;
|
|
clocks = <&bpmp TEGRA234_CLK_DMIC3>;
|
|
clock-names = "dmic";
|
|
assigned-clocks = <&bpmp TEGRA234_CLK_DMIC3>;
|
|
assigned-clock-parents = <&bpmp TEGRA234_CLK_PLLA_OUT0>;
|
|
assigned-clock-rates = <3072000>;
|
|
sound-name-prefix = "DMIC3";
|
|
status = "disabled";
|
|
};
|
|
|
|
tegra_dmic4: dmic@2904300 {
|
|
compatible = "nvidia,tegra234-dmic",
|
|
"nvidia,tegra210-dmic";
|
|
reg = <0x2904300 0x100>;
|
|
clocks = <&bpmp TEGRA234_CLK_DMIC4>;
|
|
clock-names = "dmic";
|
|
assigned-clocks = <&bpmp TEGRA234_CLK_DMIC4>;
|
|
assigned-clock-parents = <&bpmp TEGRA234_CLK_PLLA_OUT0>;
|
|
assigned-clock-rates = <3072000>;
|
|
sound-name-prefix = "DMIC4";
|
|
status = "disabled";
|
|
};
|
|
|
|
tegra_dspk1: dspk@2905000 {
|
|
compatible = "nvidia,tegra234-dspk",
|
|
"nvidia,tegra186-dspk";
|
|
reg = <0x2905000 0x100>;
|
|
clocks = <&bpmp TEGRA234_CLK_DSPK1>;
|
|
clock-names = "dspk";
|
|
assigned-clocks = <&bpmp TEGRA234_CLK_DSPK1>;
|
|
assigned-clock-parents = <&bpmp TEGRA234_CLK_PLLA_OUT0>;
|
|
assigned-clock-rates = <12288000>;
|
|
sound-name-prefix = "DSPK1";
|
|
status = "disabled";
|
|
};
|
|
|
|
tegra_dspk2: dspk@2905100 {
|
|
compatible = "nvidia,tegra234-dspk",
|
|
"nvidia,tegra186-dspk";
|
|
reg = <0x2905100 0x100>;
|
|
clocks = <&bpmp TEGRA234_CLK_DSPK2>;
|
|
clock-names = "dspk";
|
|
assigned-clocks = <&bpmp TEGRA234_CLK_DSPK2>;
|
|
assigned-clock-parents = <&bpmp TEGRA234_CLK_PLLA_OUT0>;
|
|
assigned-clock-rates = <12288000>;
|
|
sound-name-prefix = "DSPK2";
|
|
status = "disabled";
|
|
};
|
|
|
|
tegra_ope1: processing-engine@2908000 {
|
|
compatible = "nvidia,tegra234-ope",
|
|
"nvidia,tegra210-ope";
|
|
reg = <0x2908000 0x100>;
|
|
#address-cells = <1>;
|
|
#size-cells = <1>;
|
|
ranges;
|
|
sound-name-prefix = "OPE1";
|
|
status = "disabled";
|
|
|
|
equalizer@2908100 {
|
|
compatible = "nvidia,tegra234-peq",
|
|
"nvidia,tegra210-peq";
|
|
reg = <0x2908100 0x100>;
|
|
};
|
|
|
|
dynamic-range-compressor@2908200 {
|
|
compatible = "nvidia,tegra234-mbdrc",
|
|
"nvidia,tegra210-mbdrc";
|
|
reg = <0x2908200 0x200>;
|
|
};
|
|
};
|
|
|
|
tegra_mvc1: mvc@290a000 {
|
|
compatible = "nvidia,tegra234-mvc",
|
|
"nvidia,tegra210-mvc";
|
|
reg = <0x290a000 0x200>;
|
|
sound-name-prefix = "MVC1";
|
|
status = "disabled";
|
|
};
|
|
|
|
tegra_mvc2: mvc@290a200 {
|
|
compatible = "nvidia,tegra234-mvc",
|
|
"nvidia,tegra210-mvc";
|
|
reg = <0x290a200 0x200>;
|
|
sound-name-prefix = "MVC2";
|
|
status = "disabled";
|
|
};
|
|
|
|
tegra_amixer: amixer@290bb00 {
|
|
compatible = "nvidia,tegra234-amixer",
|
|
"nvidia,tegra210-amixer";
|
|
reg = <0x290bb00 0x800>;
|
|
sound-name-prefix = "MIXER1";
|
|
status = "disabled";
|
|
};
|
|
|
|
tegra_admaif: admaif@290f000 {
|
|
compatible = "nvidia,tegra234-admaif",
|
|
"nvidia,tegra186-admaif";
|
|
reg = <0x0290f000 0x1000>;
|
|
dmas = <&adma 1>, <&adma 1>,
|
|
<&adma 2>, <&adma 2>,
|
|
<&adma 3>, <&adma 3>,
|
|
<&adma 4>, <&adma 4>,
|
|
<&adma 5>, <&adma 5>,
|
|
<&adma 6>, <&adma 6>,
|
|
<&adma 7>, <&adma 7>,
|
|
<&adma 8>, <&adma 8>,
|
|
<&adma 9>, <&adma 9>,
|
|
<&adma 10>, <&adma 10>,
|
|
<&adma 11>, <&adma 11>,
|
|
<&adma 12>, <&adma 12>,
|
|
<&adma 13>, <&adma 13>,
|
|
<&adma 14>, <&adma 14>,
|
|
<&adma 15>, <&adma 15>,
|
|
<&adma 16>, <&adma 16>,
|
|
<&adma 17>, <&adma 17>,
|
|
<&adma 18>, <&adma 18>,
|
|
<&adma 19>, <&adma 19>,
|
|
<&adma 20>, <&adma 20>;
|
|
dma-names = "rx1", "tx1",
|
|
"rx2", "tx2",
|
|
"rx3", "tx3",
|
|
"rx4", "tx4",
|
|
"rx5", "tx5",
|
|
"rx6", "tx6",
|
|
"rx7", "tx7",
|
|
"rx8", "tx8",
|
|
"rx9", "tx9",
|
|
"rx10", "tx10",
|
|
"rx11", "tx11",
|
|
"rx12", "tx12",
|
|
"rx13", "tx13",
|
|
"rx14", "tx14",
|
|
"rx15", "tx15",
|
|
"rx16", "tx16",
|
|
"rx17", "tx17",
|
|
"rx18", "tx18",
|
|
"rx19", "tx19",
|
|
"rx20", "tx20";
|
|
interconnects = <&mc TEGRA234_MEMORY_CLIENT_APEDMAR &emc>,
|
|
<&mc TEGRA234_MEMORY_CLIENT_APEDMAW &emc>;
|
|
interconnect-names = "dma-mem", "write";
|
|
iommus = <&smmu_niso0 TEGRA234_SID_APE>;
|
|
status = "disabled";
|
|
};
|
|
|
|
tegra_asrc: asrc@2910000 {
|
|
compatible = "nvidia,tegra234-asrc",
|
|
"nvidia,tegra186-asrc";
|
|
reg = <0x2910000 0x2000>;
|
|
sound-name-prefix = "ASRC1";
|
|
status = "disabled";
|
|
};
|
|
};
|
|
|
|
adma: dma-controller@2930000 {
|
|
compatible = "nvidia,tegra234-adma",
|
|
"nvidia,tegra186-adma";
|
|
reg = <0x02930000 0x20000>;
|
|
interrupt-parent = <&agic>;
|
|
interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
|
|
#dma-cells = <1>;
|
|
clocks = <&bpmp TEGRA234_CLK_AHUB>;
|
|
clock-names = "d_audio";
|
|
status = "disabled";
|
|
};
|
|
|
|
agic: interrupt-controller@2a40000 {
|
|
compatible = "nvidia,tegra234-agic",
|
|
"nvidia,tegra210-agic";
|
|
#interrupt-cells = <3>;
|
|
interrupt-controller;
|
|
reg = <0x02a41000 0x1000>,
|
|
<0x02a42000 0x2000>;
|
|
interrupts = <GIC_SPI 145
|
|
(GIC_CPU_MASK_SIMPLE(4) |
|
|
IRQ_TYPE_LEVEL_HIGH)>;
|
|
clocks = <&bpmp TEGRA234_CLK_APE>;
|
|
clock-names = "clk";
|
|
status = "disabled";
|
|
};
|
|
};
|
|
|
|
misc@100000 {
|
|
compatible = "nvidia,tegra234-misc";
|
|
reg = <0x00100000 0xf000>,
|
|
<0x0010f000 0x1000>;
|
|
status = "okay";
|
|
};
|
|
|
|
timer@2080000 {
|
|
compatible = "nvidia,tegra234-timer";
|
|
reg = <0x02080000 0x00121000>;
|
|
interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
|
|
status = "okay";
|
|
};
|
|
|
|
host1x@13e00000 {
|
|
compatible = "nvidia,tegra234-host1x";
|
|
reg = <0x13e00000 0x10000>,
|
|
<0x13e10000 0x10000>,
|
|
<0x13e40000 0x10000>;
|
|
reg-names = "common", "hypervisor", "vm";
|
|
interrupts = <GIC_SPI 448 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 449 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 450 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 451 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 452 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 453 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 454 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 455 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 263 IRQ_TYPE_LEVEL_HIGH>;
|
|
interrupt-names = "syncpt0", "syncpt1", "syncpt2", "syncpt3", "syncpt4",
|
|
"syncpt5", "syncpt6", "syncpt7", "host1x";
|
|
clocks = <&bpmp TEGRA234_CLK_HOST1X>;
|
|
clock-names = "host1x";
|
|
|
|
#address-cells = <1>;
|
|
#size-cells = <1>;
|
|
|
|
ranges = <0x15000000 0x15000000 0x01000000>;
|
|
interconnects = <&mc TEGRA234_MEMORY_CLIENT_HOST1XDMAR &emc>;
|
|
interconnect-names = "dma-mem";
|
|
iommus = <&smmu_niso1 TEGRA234_SID_HOST1X>;
|
|
|
|
/* Context isolation domains */
|
|
iommu-map = <0 &smmu_niso0 TEGRA234_SID_HOST1X_CTX0 1>,
|
|
<1 &smmu_niso0 TEGRA234_SID_HOST1X_CTX1 1>,
|
|
<2 &smmu_niso0 TEGRA234_SID_HOST1X_CTX2 1>,
|
|
<3 &smmu_niso0 TEGRA234_SID_HOST1X_CTX3 1>,
|
|
<4 &smmu_niso0 TEGRA234_SID_HOST1X_CTX4 1>,
|
|
<5 &smmu_niso0 TEGRA234_SID_HOST1X_CTX5 1>,
|
|
<6 &smmu_niso0 TEGRA234_SID_HOST1X_CTX6 1>,
|
|
<7 &smmu_niso0 TEGRA234_SID_HOST1X_CTX7 1>,
|
|
<8 &smmu_niso1 TEGRA234_SID_HOST1X_CTX0 1>,
|
|
<9 &smmu_niso1 TEGRA234_SID_HOST1X_CTX1 1>,
|
|
<10 &smmu_niso1 TEGRA234_SID_HOST1X_CTX2 1>,
|
|
<11 &smmu_niso1 TEGRA234_SID_HOST1X_CTX3 1>,
|
|
<12 &smmu_niso1 TEGRA234_SID_HOST1X_CTX4 1>,
|
|
<13 &smmu_niso1 TEGRA234_SID_HOST1X_CTX5 1>,
|
|
<14 &smmu_niso1 TEGRA234_SID_HOST1X_CTX6 1>,
|
|
<15 &smmu_niso1 TEGRA234_SID_HOST1X_CTX7 1>;
|
|
|
|
vic@15340000 {
|
|
compatible = "nvidia,tegra234-vic";
|
|
reg = <0x15340000 0x00040000>;
|
|
interrupts = <GIC_SPI 206 IRQ_TYPE_LEVEL_HIGH>;
|
|
clocks = <&bpmp TEGRA234_CLK_VIC>;
|
|
clock-names = "vic";
|
|
resets = <&bpmp TEGRA234_RESET_VIC>;
|
|
reset-names = "vic";
|
|
|
|
power-domains = <&bpmp TEGRA234_POWER_DOMAIN_VIC>;
|
|
interconnects = <&mc TEGRA234_MEMORY_CLIENT_VICSRD &emc>,
|
|
<&mc TEGRA234_MEMORY_CLIENT_VICSWR &emc>;
|
|
interconnect-names = "dma-mem", "write";
|
|
iommus = <&smmu_niso1 TEGRA234_SID_VIC>;
|
|
dma-coherent;
|
|
};
|
|
};
|
|
|
|
gpio: gpio@2200000 {
|
|
compatible = "nvidia,tegra234-gpio";
|
|
reg-names = "security", "gpio";
|
|
reg = <0x02200000 0x10000>,
|
|
<0x02210000 0x10000>;
|
|
interrupts = <GIC_SPI 288 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 289 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 290 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 291 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 292 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 293 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 294 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 295 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 296 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 297 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 298 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 299 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 300 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 301 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 302 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 303 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 304 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 305 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 306 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 307 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 308 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 309 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 310 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 311 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 312 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 313 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 314 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 315 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 316 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 317 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 318 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 319 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 320 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 321 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 322 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 323 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 324 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 325 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 326 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 327 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 328 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 329 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 330 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 331 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 332 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 333 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 334 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 335 IRQ_TYPE_LEVEL_HIGH>;
|
|
#interrupt-cells = <2>;
|
|
interrupt-controller;
|
|
#gpio-cells = <2>;
|
|
gpio-controller;
|
|
};
|
|
|
|
mc: memory-controller@2c00000 {
|
|
compatible = "nvidia,tegra234-mc";
|
|
reg = <0x02c00000 0x10000>, /* MC-SID */
|
|
<0x02c10000 0x10000>, /* MC Broadcast*/
|
|
<0x02c20000 0x10000>, /* MC0 */
|
|
<0x02c30000 0x10000>, /* MC1 */
|
|
<0x02c40000 0x10000>, /* MC2 */
|
|
<0x02c50000 0x10000>, /* MC3 */
|
|
<0x02b80000 0x10000>, /* MC4 */
|
|
<0x02b90000 0x10000>, /* MC5 */
|
|
<0x02ba0000 0x10000>, /* MC6 */
|
|
<0x02bb0000 0x10000>, /* MC7 */
|
|
<0x01700000 0x10000>, /* MC8 */
|
|
<0x01710000 0x10000>, /* MC9 */
|
|
<0x01720000 0x10000>, /* MC10 */
|
|
<0x01730000 0x10000>, /* MC11 */
|
|
<0x01740000 0x10000>, /* MC12 */
|
|
<0x01750000 0x10000>, /* MC13 */
|
|
<0x01760000 0x10000>, /* MC14 */
|
|
<0x01770000 0x10000>; /* MC15 */
|
|
reg-names = "sid", "broadcast", "ch0", "ch1", "ch2", "ch3",
|
|
"ch4", "ch5", "ch6", "ch7", "ch8", "ch9", "ch10",
|
|
"ch11", "ch12", "ch13", "ch14", "ch15";
|
|
interrupts = <GIC_SPI 223 IRQ_TYPE_LEVEL_HIGH>;
|
|
#interconnect-cells = <1>;
|
|
status = "okay";
|
|
|
|
#address-cells = <2>;
|
|
#size-cells = <2>;
|
|
|
|
ranges = <0x01700000 0x0 0x01700000 0x0 0x100000>,
|
|
<0x02b80000 0x0 0x02b80000 0x0 0x040000>,
|
|
<0x02c00000 0x0 0x02c00000 0x0 0x100000>;
|
|
|
|
/*
|
|
* Bit 39 of addresses passing through the memory
|
|
* controller selects the XBAR format used when memory
|
|
* is accessed. This is used to transparently access
|
|
* memory in the XBAR format used by the discrete GPU
|
|
* (bit 39 set) or Tegra (bit 39 clear).
|
|
*
|
|
* As a consequence, the operating system must ensure
|
|
* that bit 39 is never used implicitly, for example
|
|
* via an I/O virtual address mapping of an IOMMU. If
|
|
* devices require access to the XBAR switch, their
|
|
* drivers must set this bit explicitly.
|
|
*
|
|
* Limit the DMA range for memory clients to [38:0].
|
|
*/
|
|
dma-ranges = <0x0 0x0 0x0 0x80 0x0>;
|
|
|
|
emc: external-memory-controller@2c60000 {
|
|
compatible = "nvidia,tegra234-emc";
|
|
reg = <0x0 0x02c60000 0x0 0x90000>,
|
|
<0x0 0x01780000 0x0 0x80000>;
|
|
interrupts = <GIC_SPI 224 IRQ_TYPE_LEVEL_HIGH>;
|
|
clocks = <&bpmp TEGRA234_CLK_EMC>;
|
|
clock-names = "emc";
|
|
status = "okay";
|
|
|
|
#interconnect-cells = <0>;
|
|
|
|
nvidia,bpmp = <&bpmp>;
|
|
};
|
|
};
|
|
|
|
uarta: serial@3100000 {
|
|
compatible = "nvidia,tegra234-uart", "nvidia,tegra20-uart";
|
|
reg = <0x03100000 0x10000>;
|
|
interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>;
|
|
clocks = <&bpmp TEGRA234_CLK_UARTA>;
|
|
clock-names = "serial";
|
|
resets = <&bpmp TEGRA234_RESET_UARTA>;
|
|
reset-names = "serial";
|
|
status = "disabled";
|
|
};
|
|
|
|
gen1_i2c: i2c@3160000 {
|
|
compatible = "nvidia,tegra194-i2c";
|
|
reg = <0x3160000 0x100>;
|
|
status = "disabled";
|
|
interrupts = <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>;
|
|
clock-frequency = <400000>;
|
|
clocks = <&bpmp TEGRA234_CLK_I2C1
|
|
&bpmp TEGRA234_CLK_PLLP_OUT0>;
|
|
assigned-clocks = <&bpmp TEGRA234_CLK_I2C1>;
|
|
assigned-clock-parents = <&bpmp TEGRA234_CLK_PLLP_OUT0>;
|
|
clock-names = "div-clk", "parent";
|
|
resets = <&bpmp TEGRA234_RESET_I2C1>;
|
|
reset-names = "i2c";
|
|
iommus = <&smmu_niso0 TEGRA234_SID_GPCDMA>;
|
|
dma-coherent;
|
|
dmas = <&gpcdma 21>, <&gpcdma 21>;
|
|
dma-names = "rx", "tx";
|
|
};
|
|
|
|
cam_i2c: i2c@3180000 {
|
|
compatible = "nvidia,tegra194-i2c";
|
|
reg = <0x3180000 0x100>;
|
|
interrupts = <GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH>;
|
|
status = "disabled";
|
|
clock-frequency = <400000>;
|
|
clocks = <&bpmp TEGRA234_CLK_I2C3
|
|
&bpmp TEGRA234_CLK_PLLP_OUT0>;
|
|
assigned-clocks = <&bpmp TEGRA234_CLK_I2C3>;
|
|
assigned-clock-parents = <&bpmp TEGRA234_CLK_PLLP_OUT0>;
|
|
clock-names = "div-clk", "parent";
|
|
resets = <&bpmp TEGRA234_RESET_I2C3>;
|
|
reset-names = "i2c";
|
|
iommus = <&smmu_niso0 TEGRA234_SID_GPCDMA>;
|
|
dma-coherent;
|
|
dmas = <&gpcdma 23>, <&gpcdma 23>;
|
|
dma-names = "rx", "tx";
|
|
};
|
|
|
|
dp_aux_ch1_i2c: i2c@3190000 {
|
|
compatible = "nvidia,tegra194-i2c";
|
|
reg = <0x3190000 0x100>;
|
|
interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>;
|
|
status = "disabled";
|
|
clock-frequency = <100000>;
|
|
clocks = <&bpmp TEGRA234_CLK_I2C4
|
|
&bpmp TEGRA234_CLK_PLLP_OUT0>;
|
|
assigned-clocks = <&bpmp TEGRA234_CLK_I2C4>;
|
|
assigned-clock-parents = <&bpmp TEGRA234_CLK_PLLP_OUT0>;
|
|
clock-names = "div-clk", "parent";
|
|
resets = <&bpmp TEGRA234_RESET_I2C4>;
|
|
reset-names = "i2c";
|
|
iommus = <&smmu_niso0 TEGRA234_SID_GPCDMA>;
|
|
dma-coherent;
|
|
dmas = <&gpcdma 26>, <&gpcdma 26>;
|
|
dma-names = "rx", "tx";
|
|
};
|
|
|
|
dp_aux_ch0_i2c: i2c@31b0000 {
|
|
compatible = "nvidia,tegra194-i2c";
|
|
reg = <0x31b0000 0x100>;
|
|
interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
|
|
status = "disabled";
|
|
clock-frequency = <100000>;
|
|
clocks = <&bpmp TEGRA234_CLK_I2C6
|
|
&bpmp TEGRA234_CLK_PLLP_OUT0>;
|
|
assigned-clocks = <&bpmp TEGRA234_CLK_I2C6>;
|
|
assigned-clock-parents = <&bpmp TEGRA234_CLK_PLLP_OUT0>;
|
|
clock-names = "div-clk", "parent";
|
|
resets = <&bpmp TEGRA234_RESET_I2C6>;
|
|
reset-names = "i2c";
|
|
iommus = <&smmu_niso0 TEGRA234_SID_GPCDMA>;
|
|
dma-coherent;
|
|
dmas = <&gpcdma 30>, <&gpcdma 30>;
|
|
dma-names = "rx", "tx";
|
|
};
|
|
|
|
dp_aux_ch2_i2c: i2c@31c0000 {
|
|
compatible = "nvidia,tegra194-i2c";
|
|
reg = <0x31c0000 0x100>;
|
|
interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
|
|
status = "disabled";
|
|
clock-frequency = <100000>;
|
|
clocks = <&bpmp TEGRA234_CLK_I2C7
|
|
&bpmp TEGRA234_CLK_PLLP_OUT0>;
|
|
assigned-clocks = <&bpmp TEGRA234_CLK_I2C7>;
|
|
assigned-clock-parents = <&bpmp TEGRA234_CLK_PLLP_OUT0>;
|
|
clock-names = "div-clk", "parent";
|
|
resets = <&bpmp TEGRA234_RESET_I2C7>;
|
|
reset-names = "i2c";
|
|
iommus = <&smmu_niso0 TEGRA234_SID_GPCDMA>;
|
|
dma-coherent;
|
|
dmas = <&gpcdma 27>, <&gpcdma 27>;
|
|
dma-names = "rx", "tx";
|
|
};
|
|
|
|
dp_aux_ch3_i2c: i2c@31e0000 {
|
|
compatible = "nvidia,tegra194-i2c";
|
|
reg = <0x31e0000 0x100>;
|
|
interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>;
|
|
status = "disabled";
|
|
clock-frequency = <100000>;
|
|
clocks = <&bpmp TEGRA234_CLK_I2C9
|
|
&bpmp TEGRA234_CLK_PLLP_OUT0>;
|
|
assigned-clocks = <&bpmp TEGRA234_CLK_I2C9>;
|
|
assigned-clock-parents = <&bpmp TEGRA234_CLK_PLLP_OUT0>;
|
|
clock-names = "div-clk", "parent";
|
|
resets = <&bpmp TEGRA234_RESET_I2C9>;
|
|
reset-names = "i2c";
|
|
iommus = <&smmu_niso0 TEGRA234_SID_GPCDMA>;
|
|
dma-coherent;
|
|
dmas = <&gpcdma 31>, <&gpcdma 31>;
|
|
dma-names = "rx", "tx";
|
|
};
|
|
|
|
spi@3270000 {
|
|
compatible = "nvidia,tegra234-qspi";
|
|
reg = <0x3270000 0x1000>;
|
|
interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>;
|
|
#address-cells = <1>;
|
|
#size-cells = <0>;
|
|
clocks = <&bpmp TEGRA234_CLK_QSPI0_2X_PM>,
|
|
<&bpmp TEGRA234_CLK_QSPI0_PM>;
|
|
clock-names = "qspi", "qspi_out";
|
|
resets = <&bpmp TEGRA234_RESET_QSPI0>;
|
|
reset-names = "qspi";
|
|
status = "disabled";
|
|
};
|
|
|
|
pwm1: pwm@3280000 {
|
|
compatible = "nvidia,tegra194-pwm",
|
|
"nvidia,tegra186-pwm";
|
|
reg = <0x3280000 0x10000>;
|
|
clocks = <&bpmp TEGRA234_CLK_PWM1>;
|
|
clock-names = "pwm";
|
|
resets = <&bpmp TEGRA234_RESET_PWM1>;
|
|
reset-names = "pwm";
|
|
status = "disabled";
|
|
#pwm-cells = <2>;
|
|
};
|
|
|
|
spi@3300000 {
|
|
compatible = "nvidia,tegra234-qspi";
|
|
reg = <0x3300000 0x1000>;
|
|
interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>;
|
|
#address-cells = <1>;
|
|
#size-cells = <0>;
|
|
clocks = <&bpmp TEGRA234_CLK_QSPI1_2X_PM>,
|
|
<&bpmp TEGRA234_CLK_QSPI1_PM>;
|
|
clock-names = "qspi", "qspi_out";
|
|
resets = <&bpmp TEGRA234_RESET_QSPI1>;
|
|
reset-names = "qspi";
|
|
status = "disabled";
|
|
};
|
|
|
|
mmc@3460000 {
|
|
compatible = "nvidia,tegra234-sdhci", "nvidia,tegra186-sdhci";
|
|
reg = <0x03460000 0x20000>;
|
|
interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>;
|
|
clocks = <&bpmp TEGRA234_CLK_SDMMC4>,
|
|
<&bpmp TEGRA234_CLK_SDMMC_LEGACY_TM>;
|
|
clock-names = "sdhci", "tmclk";
|
|
assigned-clocks = <&bpmp TEGRA234_CLK_SDMMC4>,
|
|
<&bpmp TEGRA234_CLK_PLLC4>;
|
|
assigned-clock-parents = <&bpmp TEGRA234_CLK_PLLC4>;
|
|
resets = <&bpmp TEGRA234_RESET_SDMMC4>;
|
|
reset-names = "sdhci";
|
|
interconnects = <&mc TEGRA234_MEMORY_CLIENT_SDMMCRAB &emc>,
|
|
<&mc TEGRA234_MEMORY_CLIENT_SDMMCWAB &emc>;
|
|
interconnect-names = "dma-mem", "write";
|
|
iommus = <&smmu_niso1 TEGRA234_SID_SDMMC4>;
|
|
nvidia,pad-autocal-pull-up-offset-hs400 = <0x00>;
|
|
nvidia,pad-autocal-pull-down-offset-hs400 = <0x00>;
|
|
nvidia,pad-autocal-pull-up-offset-1v8-timeout = <0x0a>;
|
|
nvidia,pad-autocal-pull-down-offset-1v8-timeout = <0x0a>;
|
|
nvidia,pad-autocal-pull-up-offset-3v3-timeout = <0x0a>;
|
|
nvidia,pad-autocal-pull-down-offset-3v3-timeout = <0x0a>;
|
|
nvidia,default-tap = <0x8>;
|
|
nvidia,default-trim = <0x14>;
|
|
nvidia,dqs-trim = <40>;
|
|
supports-cqe;
|
|
status = "disabled";
|
|
};
|
|
|
|
hda@3510000 {
|
|
compatible = "nvidia,tegra234-hda", "nvidia,tegra30-hda";
|
|
reg = <0x3510000 0x10000>;
|
|
interrupts = <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>;
|
|
clocks = <&bpmp TEGRA234_CLK_AZA_BIT>,
|
|
<&bpmp TEGRA234_CLK_AZA_2XBIT>;
|
|
clock-names = "hda", "hda2codec_2x";
|
|
resets = <&bpmp TEGRA234_RESET_HDA>,
|
|
<&bpmp TEGRA234_RESET_HDACODEC>;
|
|
reset-names = "hda", "hda2codec_2x";
|
|
power-domains = <&bpmp TEGRA234_POWER_DOMAIN_DISP>;
|
|
interconnects = <&mc TEGRA234_MEMORY_CLIENT_HDAR &emc>,
|
|
<&mc TEGRA234_MEMORY_CLIENT_HDAW &emc>;
|
|
interconnect-names = "dma-mem", "write";
|
|
iommus = <&smmu_niso0 TEGRA234_SID_HDA>;
|
|
status = "disabled";
|
|
};
|
|
|
|
fuse@3810000 {
|
|
compatible = "nvidia,tegra234-efuse";
|
|
reg = <0x03810000 0x10000>;
|
|
clocks = <&bpmp TEGRA234_CLK_FUSE>;
|
|
clock-names = "fuse";
|
|
};
|
|
|
|
hsp_top0: hsp@3c00000 {
|
|
compatible = "nvidia,tegra234-hsp", "nvidia,tegra194-hsp";
|
|
reg = <0x03c00000 0xa0000>;
|
|
interrupts = <GIC_SPI 176 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 124 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 127 IRQ_TYPE_LEVEL_HIGH>;
|
|
interrupt-names = "doorbell", "shared0", "shared1", "shared2",
|
|
"shared3", "shared4", "shared5", "shared6",
|
|
"shared7";
|
|
#mbox-cells = <2>;
|
|
};
|
|
|
|
ethernet@6800000 {
|
|
compatible = "nvidia,tegra234-mgbe";
|
|
reg = <0x06800000 0x10000>,
|
|
<0x06810000 0x10000>,
|
|
<0x068a0000 0x10000>;
|
|
reg-names = "hypervisor", "mac", "xpcs";
|
|
interrupts = <GIC_SPI 384 IRQ_TYPE_LEVEL_HIGH>;
|
|
interrupt-names = "common";
|
|
clocks = <&bpmp TEGRA234_CLK_MGBE0_APP>,
|
|
<&bpmp TEGRA234_CLK_MGBE0_MAC>,
|
|
<&bpmp TEGRA234_CLK_MGBE0_MAC_DIVIDER>,
|
|
<&bpmp TEGRA234_CLK_MGBE0_PTP_REF>,
|
|
<&bpmp TEGRA234_CLK_MGBE0_RX_INPUT_M>,
|
|
<&bpmp TEGRA234_CLK_MGBE0_RX_INPUT>,
|
|
<&bpmp TEGRA234_CLK_MGBE0_TX>,
|
|
<&bpmp TEGRA234_CLK_MGBE0_EEE_PCS>,
|
|
<&bpmp TEGRA234_CLK_MGBE0_RX_PCS_INPUT>,
|
|
<&bpmp TEGRA234_CLK_MGBE0_RX_PCS_M>,
|
|
<&bpmp TEGRA234_CLK_MGBE0_RX_PCS>,
|
|
<&bpmp TEGRA234_CLK_MGBE0_TX_PCS>;
|
|
clock-names = "mgbe", "mac", "mac-divider", "ptp-ref", "rx-input-m",
|
|
"rx-input", "tx", "eee-pcs", "rx-pcs-input", "rx-pcs-m",
|
|
"rx-pcs", "tx-pcs";
|
|
resets = <&bpmp TEGRA234_RESET_MGBE0_MAC>,
|
|
<&bpmp TEGRA234_RESET_MGBE0_PCS>;
|
|
reset-names = "mac", "pcs";
|
|
interconnects = <&mc TEGRA234_MEMORY_CLIENT_MGBEARD &emc>,
|
|
<&mc TEGRA234_MEMORY_CLIENT_MGBEAWR &emc>;
|
|
interconnect-names = "dma-mem", "write";
|
|
iommus = <&smmu_niso0 TEGRA234_SID_MGBE>;
|
|
power-domains = <&bpmp TEGRA234_POWER_DOMAIN_MGBEA>;
|
|
status = "disabled";
|
|
};
|
|
|
|
ethernet@6900000 {
|
|
compatible = "nvidia,tegra234-mgbe";
|
|
reg = <0x06900000 0x10000>,
|
|
<0x06910000 0x10000>,
|
|
<0x069a0000 0x10000>;
|
|
reg-names = "hypervisor", "mac", "xpcs";
|
|
interrupts = <GIC_SPI 392 IRQ_TYPE_LEVEL_HIGH>;
|
|
interrupt-names = "common";
|
|
clocks = <&bpmp TEGRA234_CLK_MGBE1_APP>,
|
|
<&bpmp TEGRA234_CLK_MGBE1_MAC>,
|
|
<&bpmp TEGRA234_CLK_MGBE1_MAC_DIVIDER>,
|
|
<&bpmp TEGRA234_CLK_MGBE1_PTP_REF>,
|
|
<&bpmp TEGRA234_CLK_MGBE1_RX_INPUT_M>,
|
|
<&bpmp TEGRA234_CLK_MGBE1_RX_INPUT>,
|
|
<&bpmp TEGRA234_CLK_MGBE1_TX>,
|
|
<&bpmp TEGRA234_CLK_MGBE1_EEE_PCS>,
|
|
<&bpmp TEGRA234_CLK_MGBE1_RX_PCS_INPUT>,
|
|
<&bpmp TEGRA234_CLK_MGBE1_RX_PCS_M>,
|
|
<&bpmp TEGRA234_CLK_MGBE1_RX_PCS>,
|
|
<&bpmp TEGRA234_CLK_MGBE1_TX_PCS>;
|
|
clock-names = "mgbe", "mac", "mac-divider", "ptp-ref", "rx-input-m",
|
|
"rx-input", "tx", "eee-pcs", "rx-pcs-input", "rx-pcs-m",
|
|
"rx-pcs", "tx-pcs";
|
|
resets = <&bpmp TEGRA234_RESET_MGBE1_MAC>,
|
|
<&bpmp TEGRA234_RESET_MGBE1_PCS>;
|
|
reset-names = "mac", "pcs";
|
|
interconnects = <&mc TEGRA234_MEMORY_CLIENT_MGBEBRD &emc>,
|
|
<&mc TEGRA234_MEMORY_CLIENT_MGBEBWR &emc>;
|
|
interconnect-names = "dma-mem", "write";
|
|
iommus = <&smmu_niso0 TEGRA234_SID_MGBE_VF1>;
|
|
power-domains = <&bpmp TEGRA234_POWER_DOMAIN_MGBEB>;
|
|
status = "disabled";
|
|
};
|
|
|
|
ethernet@6a00000 {
|
|
compatible = "nvidia,tegra234-mgbe";
|
|
reg = <0x06a00000 0x10000>,
|
|
<0x06a10000 0x10000>,
|
|
<0x06aa0000 0x10000>;
|
|
reg-names = "hypervisor", "mac", "xpcs";
|
|
interrupts = <GIC_SPI 400 IRQ_TYPE_LEVEL_HIGH>;
|
|
interrupt-names = "common";
|
|
clocks = <&bpmp TEGRA234_CLK_MGBE2_APP>,
|
|
<&bpmp TEGRA234_CLK_MGBE2_MAC>,
|
|
<&bpmp TEGRA234_CLK_MGBE2_MAC_DIVIDER>,
|
|
<&bpmp TEGRA234_CLK_MGBE2_PTP_REF>,
|
|
<&bpmp TEGRA234_CLK_MGBE2_RX_INPUT_M>,
|
|
<&bpmp TEGRA234_CLK_MGBE2_RX_INPUT>,
|
|
<&bpmp TEGRA234_CLK_MGBE2_TX>,
|
|
<&bpmp TEGRA234_CLK_MGBE2_EEE_PCS>,
|
|
<&bpmp TEGRA234_CLK_MGBE2_RX_PCS_INPUT>,
|
|
<&bpmp TEGRA234_CLK_MGBE2_RX_PCS_M>,
|
|
<&bpmp TEGRA234_CLK_MGBE2_RX_PCS>,
|
|
<&bpmp TEGRA234_CLK_MGBE2_TX_PCS>;
|
|
clock-names = "mgbe", "mac", "mac-divider", "ptp-ref", "rx-input-m",
|
|
"rx-input", "tx", "eee-pcs", "rx-pcs-input", "rx-pcs-m",
|
|
"rx-pcs", "tx-pcs";
|
|
resets = <&bpmp TEGRA234_RESET_MGBE2_MAC>,
|
|
<&bpmp TEGRA234_RESET_MGBE2_PCS>;
|
|
reset-names = "mac", "pcs";
|
|
interconnects = <&mc TEGRA234_MEMORY_CLIENT_MGBECRD &emc>,
|
|
<&mc TEGRA234_MEMORY_CLIENT_MGBECWR &emc>;
|
|
interconnect-names = "dma-mem", "write";
|
|
iommus = <&smmu_niso0 TEGRA234_SID_MGBE_VF2>;
|
|
power-domains = <&bpmp TEGRA234_POWER_DOMAIN_MGBEC>;
|
|
status = "disabled";
|
|
};
|
|
|
|
ethernet@6b00000 {
|
|
compatible = "nvidia,tegra234-mgbe";
|
|
reg = <0x06b00000 0x10000>,
|
|
<0x06b10000 0x10000>,
|
|
<0x06ba0000 0x10000>;
|
|
reg-names = "hypervisor", "mac", "xpcs";
|
|
interrupts = <GIC_SPI 408 IRQ_TYPE_LEVEL_HIGH>;
|
|
interrupt-names = "common";
|
|
clocks = <&bpmp TEGRA234_CLK_MGBE3_APP>,
|
|
<&bpmp TEGRA234_CLK_MGBE3_MAC>,
|
|
<&bpmp TEGRA234_CLK_MGBE3_MAC_DIVIDER>,
|
|
<&bpmp TEGRA234_CLK_MGBE3_PTP_REF>,
|
|
<&bpmp TEGRA234_CLK_MGBE3_RX_INPUT_M>,
|
|
<&bpmp TEGRA234_CLK_MGBE3_RX_INPUT>,
|
|
<&bpmp TEGRA234_CLK_MGBE3_TX>,
|
|
<&bpmp TEGRA234_CLK_MGBE3_EEE_PCS>,
|
|
<&bpmp TEGRA234_CLK_MGBE3_RX_PCS_INPUT>,
|
|
<&bpmp TEGRA234_CLK_MGBE3_RX_PCS_M>,
|
|
<&bpmp TEGRA234_CLK_MGBE3_RX_PCS>,
|
|
<&bpmp TEGRA234_CLK_MGBE3_TX_PCS>;
|
|
clock-names = "mgbe", "mac", "mac-divider", "ptp-ref", "rx-input-m",
|
|
"rx-input", "tx", "eee-pcs", "rx-pcs-input", "rx-pcs-m",
|
|
"rx-pcs", "tx-pcs";
|
|
resets = <&bpmp TEGRA234_RESET_MGBE3_MAC>,
|
|
<&bpmp TEGRA234_RESET_MGBE3_PCS>;
|
|
reset-names = "mac", "pcs";
|
|
interconnects = <&mc TEGRA234_MEMORY_CLIENT_MGBEDRD &emc>,
|
|
<&mc TEGRA234_MEMORY_CLIENT_MGBEDWR &emc>;
|
|
interconnect-names = "dma-mem", "write";
|
|
iommus = <&smmu_niso0 TEGRA234_SID_MGBE_VF3>;
|
|
power-domains = <&bpmp TEGRA234_POWER_DOMAIN_MGBED>;
|
|
status = "disabled";
|
|
};
|
|
|
|
smmu_niso1: iommu@8000000 {
|
|
compatible = "nvidia,tegra234-smmu", "nvidia,smmu-500";
|
|
reg = <0x8000000 0x1000000>,
|
|
<0x7000000 0x1000000>;
|
|
interrupts = <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 242 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 242 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>;
|
|
stream-match-mask = <0x7f80>;
|
|
#global-interrupts = <2>;
|
|
#iommu-cells = <1>;
|
|
|
|
nvidia,memory-controller = <&mc>;
|
|
status = "okay";
|
|
};
|
|
|
|
sce-fabric@b600000 {
|
|
compatible = "nvidia,tegra234-sce-fabric";
|
|
reg = <0xb600000 0x40000>;
|
|
interrupts = <GIC_SPI 173 IRQ_TYPE_LEVEL_HIGH>;
|
|
status = "okay";
|
|
};
|
|
|
|
rce-fabric@be00000 {
|
|
compatible = "nvidia,tegra234-rce-fabric";
|
|
reg = <0xbe00000 0x40000>;
|
|
interrupts = <GIC_SPI 175 IRQ_TYPE_LEVEL_HIGH>;
|
|
status = "okay";
|
|
};
|
|
|
|
p2u_hsio_0: phy@3e00000 {
|
|
compatible = "nvidia,tegra234-p2u";
|
|
reg = <0x03e00000 0x10000>;
|
|
reg-names = "ctl";
|
|
|
|
#phy-cells = <0>;
|
|
};
|
|
|
|
p2u_hsio_1: phy@3e10000 {
|
|
compatible = "nvidia,tegra234-p2u";
|
|
reg = <0x03e10000 0x10000>;
|
|
reg-names = "ctl";
|
|
|
|
#phy-cells = <0>;
|
|
};
|
|
|
|
p2u_hsio_2: phy@3e20000 {
|
|
compatible = "nvidia,tegra234-p2u";
|
|
reg = <0x03e20000 0x10000>;
|
|
reg-names = "ctl";
|
|
|
|
#phy-cells = <0>;
|
|
};
|
|
|
|
p2u_hsio_3: phy@3e30000 {
|
|
compatible = "nvidia,tegra234-p2u";
|
|
reg = <0x03e30000 0x10000>;
|
|
reg-names = "ctl";
|
|
|
|
#phy-cells = <0>;
|
|
};
|
|
|
|
p2u_hsio_4: phy@3e40000 {
|
|
compatible = "nvidia,tegra234-p2u";
|
|
reg = <0x03e40000 0x10000>;
|
|
reg-names = "ctl";
|
|
|
|
#phy-cells = <0>;
|
|
};
|
|
|
|
p2u_hsio_5: phy@3e50000 {
|
|
compatible = "nvidia,tegra234-p2u";
|
|
reg = <0x03e50000 0x10000>;
|
|
reg-names = "ctl";
|
|
|
|
#phy-cells = <0>;
|
|
};
|
|
|
|
p2u_hsio_6: phy@3e60000 {
|
|
compatible = "nvidia,tegra234-p2u";
|
|
reg = <0x03e60000 0x10000>;
|
|
reg-names = "ctl";
|
|
|
|
#phy-cells = <0>;
|
|
};
|
|
|
|
p2u_hsio_7: phy@3e70000 {
|
|
compatible = "nvidia,tegra234-p2u";
|
|
reg = <0x03e70000 0x10000>;
|
|
reg-names = "ctl";
|
|
|
|
#phy-cells = <0>;
|
|
};
|
|
|
|
p2u_nvhs_0: phy@3e90000 {
|
|
compatible = "nvidia,tegra234-p2u";
|
|
reg = <0x03e90000 0x10000>;
|
|
reg-names = "ctl";
|
|
|
|
#phy-cells = <0>;
|
|
};
|
|
|
|
p2u_nvhs_1: phy@3ea0000 {
|
|
compatible = "nvidia,tegra234-p2u";
|
|
reg = <0x03ea0000 0x10000>;
|
|
reg-names = "ctl";
|
|
|
|
#phy-cells = <0>;
|
|
};
|
|
|
|
p2u_nvhs_2: phy@3eb0000 {
|
|
compatible = "nvidia,tegra234-p2u";
|
|
reg = <0x03eb0000 0x10000>;
|
|
reg-names = "ctl";
|
|
|
|
#phy-cells = <0>;
|
|
};
|
|
|
|
p2u_nvhs_3: phy@3ec0000 {
|
|
compatible = "nvidia,tegra234-p2u";
|
|
reg = <0x03ec0000 0x10000>;
|
|
reg-names = "ctl";
|
|
|
|
#phy-cells = <0>;
|
|
};
|
|
|
|
p2u_nvhs_4: phy@3ed0000 {
|
|
compatible = "nvidia,tegra234-p2u";
|
|
reg = <0x03ed0000 0x10000>;
|
|
reg-names = "ctl";
|
|
|
|
#phy-cells = <0>;
|
|
};
|
|
|
|
p2u_nvhs_5: phy@3ee0000 {
|
|
compatible = "nvidia,tegra234-p2u";
|
|
reg = <0x03ee0000 0x10000>;
|
|
reg-names = "ctl";
|
|
|
|
#phy-cells = <0>;
|
|
};
|
|
|
|
p2u_nvhs_6: phy@3ef0000 {
|
|
compatible = "nvidia,tegra234-p2u";
|
|
reg = <0x03ef0000 0x10000>;
|
|
reg-names = "ctl";
|
|
|
|
#phy-cells = <0>;
|
|
};
|
|
|
|
p2u_nvhs_7: phy@3f00000 {
|
|
compatible = "nvidia,tegra234-p2u";
|
|
reg = <0x03f00000 0x10000>;
|
|
reg-names = "ctl";
|
|
|
|
#phy-cells = <0>;
|
|
};
|
|
|
|
p2u_gbe_0: phy@3f20000 {
|
|
compatible = "nvidia,tegra234-p2u";
|
|
reg = <0x03f20000 0x10000>;
|
|
reg-names = "ctl";
|
|
|
|
#phy-cells = <0>;
|
|
};
|
|
|
|
p2u_gbe_1: phy@3f30000 {
|
|
compatible = "nvidia,tegra234-p2u";
|
|
reg = <0x03f30000 0x10000>;
|
|
reg-names = "ctl";
|
|
|
|
#phy-cells = <0>;
|
|
};
|
|
|
|
p2u_gbe_2: phy@3f40000 {
|
|
compatible = "nvidia,tegra234-p2u";
|
|
reg = <0x03f40000 0x10000>;
|
|
reg-names = "ctl";
|
|
|
|
#phy-cells = <0>;
|
|
};
|
|
|
|
p2u_gbe_3: phy@3f50000 {
|
|
compatible = "nvidia,tegra234-p2u";
|
|
reg = <0x03f50000 0x10000>;
|
|
reg-names = "ctl";
|
|
|
|
#phy-cells = <0>;
|
|
};
|
|
|
|
p2u_gbe_4: phy@3f60000 {
|
|
compatible = "nvidia,tegra234-p2u";
|
|
reg = <0x03f60000 0x10000>;
|
|
reg-names = "ctl";
|
|
|
|
#phy-cells = <0>;
|
|
};
|
|
|
|
p2u_gbe_5: phy@3f70000 {
|
|
compatible = "nvidia,tegra234-p2u";
|
|
reg = <0x03f70000 0x10000>;
|
|
reg-names = "ctl";
|
|
|
|
#phy-cells = <0>;
|
|
};
|
|
|
|
p2u_gbe_6: phy@3f80000 {
|
|
compatible = "nvidia,tegra234-p2u";
|
|
reg = <0x03f80000 0x10000>;
|
|
reg-names = "ctl";
|
|
|
|
#phy-cells = <0>;
|
|
};
|
|
|
|
p2u_gbe_7: phy@3f90000 {
|
|
compatible = "nvidia,tegra234-p2u";
|
|
reg = <0x03f90000 0x10000>;
|
|
reg-names = "ctl";
|
|
|
|
#phy-cells = <0>;
|
|
};
|
|
|
|
hsp_aon: hsp@c150000 {
|
|
compatible = "nvidia,tegra234-hsp", "nvidia,tegra194-hsp";
|
|
reg = <0x0c150000 0x90000>;
|
|
interrupts = <GIC_SPI 133 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 134 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 135 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 136 IRQ_TYPE_LEVEL_HIGH>;
|
|
/*
|
|
* Shared interrupt 0 is routed only to AON/SPE, so
|
|
* we only have 4 shared interrupts for the CCPLEX.
|
|
*/
|
|
interrupt-names = "shared1", "shared2", "shared3", "shared4";
|
|
#mbox-cells = <2>;
|
|
};
|
|
|
|
gen2_i2c: i2c@c240000 {
|
|
compatible = "nvidia,tegra194-i2c";
|
|
reg = <0xc240000 0x100>;
|
|
interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>;
|
|
status = "disabled";
|
|
clock-frequency = <100000>;
|
|
clocks = <&bpmp TEGRA234_CLK_I2C2
|
|
&bpmp TEGRA234_CLK_PLLP_OUT0>;
|
|
clock-names = "div-clk", "parent";
|
|
assigned-clocks = <&bpmp TEGRA234_CLK_I2C2>;
|
|
assigned-clock-parents = <&bpmp TEGRA234_CLK_PLLP_OUT0>;
|
|
resets = <&bpmp TEGRA234_RESET_I2C2>;
|
|
reset-names = "i2c";
|
|
iommus = <&smmu_niso0 TEGRA234_SID_GPCDMA>;
|
|
dma-coherent;
|
|
dmas = <&gpcdma 22>, <&gpcdma 22>;
|
|
dma-names = "rx", "tx";
|
|
};
|
|
|
|
gen8_i2c: i2c@c250000 {
|
|
compatible = "nvidia,tegra194-i2c";
|
|
reg = <0xc250000 0x100>;
|
|
nvidia,hw-instance-id = <0x7>;
|
|
interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
|
|
status = "disabled";
|
|
clock-frequency = <400000>;
|
|
clocks = <&bpmp TEGRA234_CLK_I2C8
|
|
&bpmp TEGRA234_CLK_PLLP_OUT0>;
|
|
clock-names = "div-clk", "parent";
|
|
assigned-clocks = <&bpmp TEGRA234_CLK_I2C8>;
|
|
assigned-clock-parents = <&bpmp TEGRA234_CLK_PLLP_OUT0>;
|
|
resets = <&bpmp TEGRA234_RESET_I2C8>;
|
|
reset-names = "i2c";
|
|
iommus = <&smmu_niso0 TEGRA234_SID_GPCDMA>;
|
|
dma-coherent;
|
|
dmas = <&gpcdma 0>, <&gpcdma 0>;
|
|
dma-names = "rx", "tx";
|
|
};
|
|
|
|
rtc@c2a0000 {
|
|
compatible = "nvidia,tegra234-rtc", "nvidia,tegra20-rtc";
|
|
reg = <0x0c2a0000 0x10000>;
|
|
interrupt-parent = <&pmc>;
|
|
interrupts = <73 IRQ_TYPE_LEVEL_HIGH>;
|
|
clocks = <&bpmp TEGRA234_CLK_CLK_32K>;
|
|
clock-names = "rtc";
|
|
status = "disabled";
|
|
};
|
|
|
|
gpio_aon: gpio@c2f0000 {
|
|
compatible = "nvidia,tegra234-gpio-aon";
|
|
reg-names = "security", "gpio";
|
|
reg = <0x0c2f0000 0x1000>,
|
|
<0x0c2f1000 0x1000>;
|
|
interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 58 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>;
|
|
#interrupt-cells = <2>;
|
|
interrupt-controller;
|
|
#gpio-cells = <2>;
|
|
gpio-controller;
|
|
};
|
|
|
|
pmc: pmc@c360000 {
|
|
compatible = "nvidia,tegra234-pmc";
|
|
reg = <0x0c360000 0x10000>,
|
|
<0x0c370000 0x10000>,
|
|
<0x0c380000 0x10000>,
|
|
<0x0c390000 0x10000>,
|
|
<0x0c3a0000 0x10000>;
|
|
reg-names = "pmc", "wake", "aotag", "scratch", "misc";
|
|
|
|
#interrupt-cells = <2>;
|
|
interrupt-controller;
|
|
};
|
|
|
|
aon-fabric@c600000 {
|
|
compatible = "nvidia,tegra234-aon-fabric";
|
|
reg = <0xc600000 0x40000>;
|
|
interrupts = <GIC_SPI 172 IRQ_TYPE_LEVEL_HIGH>;
|
|
status = "okay";
|
|
};
|
|
|
|
bpmp-fabric@d600000 {
|
|
compatible = "nvidia,tegra234-bpmp-fabric";
|
|
reg = <0xd600000 0x40000>;
|
|
interrupts = <GIC_SPI 174 IRQ_TYPE_LEVEL_HIGH>;
|
|
status = "okay";
|
|
};
|
|
|
|
dce-fabric@de00000 {
|
|
compatible = "nvidia,tegra234-sce-fabric";
|
|
reg = <0xde00000 0x40000>;
|
|
interrupts = <GIC_SPI 381 IRQ_TYPE_LEVEL_HIGH>;
|
|
status = "okay";
|
|
};
|
|
|
|
gic: interrupt-controller@f400000 {
|
|
compatible = "arm,gic-v3";
|
|
reg = <0x0f400000 0x010000>, /* GICD */
|
|
<0x0f440000 0x200000>; /* GICR */
|
|
interrupt-parent = <&gic>;
|
|
interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
|
|
|
|
#redistributor-regions = <1>;
|
|
#interrupt-cells = <3>;
|
|
interrupt-controller;
|
|
};
|
|
|
|
smmu_iso: iommu@10000000{
|
|
compatible = "nvidia,tegra234-smmu", "nvidia,smmu-500";
|
|
reg = <0x10000000 0x1000000>;
|
|
interrupts = <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>;
|
|
stream-match-mask = <0x7f80>;
|
|
#global-interrupts = <1>;
|
|
#iommu-cells = <1>;
|
|
|
|
nvidia,memory-controller = <&mc>;
|
|
status = "okay";
|
|
};
|
|
|
|
smmu_niso0: iommu@12000000 {
|
|
compatible = "nvidia,tegra234-smmu", "nvidia,smmu-500";
|
|
reg = <0x12000000 0x1000000>,
|
|
<0x11000000 0x1000000>;
|
|
interrupts = <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 232 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 232 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>;
|
|
stream-match-mask = <0x7f80>;
|
|
#global-interrupts = <2>;
|
|
#iommu-cells = <1>;
|
|
|
|
nvidia,memory-controller = <&mc>;
|
|
status = "okay";
|
|
};
|
|
|
|
cbb-fabric@13a00000 {
|
|
compatible = "nvidia,tegra234-cbb-fabric";
|
|
reg = <0x13a00000 0x400000>;
|
|
interrupts = <GIC_SPI 231 IRQ_TYPE_LEVEL_HIGH>;
|
|
status = "okay";
|
|
};
|
|
};
|
|
|
|
ccplex@e000000 {
|
|
compatible = "nvidia,tegra234-ccplex-cluster";
|
|
reg = <0x0 0x0e000000 0x0 0x5ffff>;
|
|
nvidia,bpmp = <&bpmp>;
|
|
status = "okay";
|
|
};
|
|
|
|
pcie@140a0000 {
|
|
compatible = "nvidia,tegra234-pcie";
|
|
power-domains = <&bpmp TEGRA234_POWER_DOMAIN_PCIEX4CA>;
|
|
reg = <0x00 0x140a0000 0x0 0x00020000>, /* appl registers (128K) */
|
|
<0x00 0x2a000000 0x0 0x00040000>, /* configuration space (256K) */
|
|
<0x00 0x2a040000 0x0 0x00040000>, /* iATU_DMA reg space (256K) */
|
|
<0x00 0x2a080000 0x0 0x00040000>; /* DBI reg space (256K) */
|
|
reg-names = "appl", "config", "atu_dma", "dbi";
|
|
|
|
#address-cells = <3>;
|
|
#size-cells = <2>;
|
|
device_type = "pci";
|
|
num-lanes = <4>;
|
|
num-viewport = <8>;
|
|
linux,pci-domain = <8>;
|
|
|
|
clocks = <&bpmp TEGRA234_CLK_PEX2_C8_CORE>;
|
|
clock-names = "core";
|
|
|
|
resets = <&bpmp TEGRA234_RESET_PEX2_CORE_8_APB>,
|
|
<&bpmp TEGRA234_RESET_PEX2_CORE_8>;
|
|
reset-names = "apb", "core";
|
|
|
|
interrupts = <GIC_SPI 356 IRQ_TYPE_LEVEL_HIGH>, /* controller interrupt */
|
|
<GIC_SPI 357 IRQ_TYPE_LEVEL_HIGH>; /* MSI interrupt */
|
|
interrupt-names = "intr", "msi";
|
|
|
|
#interrupt-cells = <1>;
|
|
interrupt-map-mask = <0 0 0 0>;
|
|
interrupt-map = <0 0 0 0 &gic GIC_SPI 356 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
nvidia,bpmp = <&bpmp 8>;
|
|
|
|
nvidia,aspm-cmrt-us = <60>;
|
|
nvidia,aspm-pwr-on-t-us = <20>;
|
|
nvidia,aspm-l0s-entrance-latency-us = <3>;
|
|
|
|
bus-range = <0x0 0xff>;
|
|
|
|
ranges = <0x43000000 0x32 0x40000000 0x32 0x40000000 0x2 0xe8000000>, /* prefetchable memory (11904 MB) */
|
|
<0x02000000 0x0 0x40000000 0x35 0x28000000 0x0 0x08000000>, /* non-prefetchable memory (128 MB) */
|
|
<0x01000000 0x0 0x2a100000 0x00 0x2a100000 0x0 0x00100000>; /* downstream I/O (1 MB) */
|
|
|
|
interconnects = <&mc TEGRA234_MEMORY_CLIENT_PCIE8AR &emc>,
|
|
<&mc TEGRA234_MEMORY_CLIENT_PCIE8AW &emc>;
|
|
interconnect-names = "dma-mem", "write";
|
|
iommu-map = <0x0 &smmu_niso1 TEGRA234_SID_PCIE8 0x1000>;
|
|
iommu-map-mask = <0x0>;
|
|
dma-coherent;
|
|
|
|
status = "disabled";
|
|
};
|
|
|
|
pcie@140c0000 {
|
|
compatible = "nvidia,tegra234-pcie";
|
|
power-domains = <&bpmp TEGRA234_POWER_DOMAIN_PCIEX4CB>;
|
|
reg = <0x00 0x140c0000 0x0 0x00020000>, /* appl registers (128K) */
|
|
<0x00 0x2c000000 0x0 0x00040000>, /* configuration space (256K) */
|
|
<0x00 0x2c040000 0x0 0x00040000>, /* iATU_DMA reg space (256K) */
|
|
<0x00 0x2c080000 0x0 0x00040000>; /* DBI reg space (256K) */
|
|
reg-names = "appl", "config", "atu_dma", "dbi";
|
|
|
|
#address-cells = <3>;
|
|
#size-cells = <2>;
|
|
device_type = "pci";
|
|
num-lanes = <4>;
|
|
num-viewport = <8>;
|
|
linux,pci-domain = <9>;
|
|
|
|
clocks = <&bpmp TEGRA234_CLK_PEX2_C9_CORE>;
|
|
clock-names = "core";
|
|
|
|
resets = <&bpmp TEGRA234_RESET_PEX2_CORE_9_APB>,
|
|
<&bpmp TEGRA234_RESET_PEX2_CORE_9>;
|
|
reset-names = "apb", "core";
|
|
|
|
interrupts = <GIC_SPI 358 IRQ_TYPE_LEVEL_HIGH>, /* controller interrupt */
|
|
<GIC_SPI 359 IRQ_TYPE_LEVEL_HIGH>; /* MSI interrupt */
|
|
interrupt-names = "intr", "msi";
|
|
|
|
#interrupt-cells = <1>;
|
|
interrupt-map-mask = <0 0 0 0>;
|
|
interrupt-map = <0 0 0 0 &gic GIC_SPI 358 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
nvidia,bpmp = <&bpmp 9>;
|
|
|
|
nvidia,aspm-cmrt-us = <60>;
|
|
nvidia,aspm-pwr-on-t-us = <20>;
|
|
nvidia,aspm-l0s-entrance-latency-us = <3>;
|
|
|
|
bus-range = <0x0 0xff>;
|
|
|
|
ranges = <0x43000000 0x35 0x40000000 0x35 0x40000000 0x2 0xc0000000>, /* prefetchable memory (11264 MB) */
|
|
<0x02000000 0x0 0x40000000 0x38 0x28000000 0x0 0x08000000>, /* non-prefetchable memory (128 MB) */
|
|
<0x01000000 0x0 0x2c100000 0x00 0x2c100000 0x0 0x00100000>; /* downstream I/O (1 MB) */
|
|
|
|
interconnects = <&mc TEGRA234_MEMORY_CLIENT_PCIE9AR &emc>,
|
|
<&mc TEGRA234_MEMORY_CLIENT_PCIE9AW &emc>;
|
|
interconnect-names = "dma-mem", "write";
|
|
iommu-map = <0x0 &smmu_niso0 TEGRA234_SID_PCIE9 0x1000>;
|
|
iommu-map-mask = <0x0>;
|
|
dma-coherent;
|
|
|
|
status = "disabled";
|
|
};
|
|
|
|
pcie@140e0000 {
|
|
compatible = "nvidia,tegra234-pcie";
|
|
power-domains = <&bpmp TEGRA234_POWER_DOMAIN_PCIEX4CC>;
|
|
reg = <0x00 0x140e0000 0x0 0x00020000>, /* appl registers (128K) */
|
|
<0x00 0x2e000000 0x0 0x00040000>, /* configuration space (256K) */
|
|
<0x00 0x2e040000 0x0 0x00040000>, /* iATU_DMA reg space (256K) */
|
|
<0x00 0x2e080000 0x0 0x00040000>; /* DBI reg space (256K) */
|
|
reg-names = "appl", "config", "atu_dma", "dbi";
|
|
|
|
#address-cells = <3>;
|
|
#size-cells = <2>;
|
|
device_type = "pci";
|
|
num-lanes = <4>;
|
|
num-viewport = <8>;
|
|
linux,pci-domain = <10>;
|
|
|
|
clocks = <&bpmp TEGRA234_CLK_PEX2_C10_CORE>;
|
|
clock-names = "core";
|
|
|
|
resets = <&bpmp TEGRA234_RESET_PEX2_CORE_10_APB>,
|
|
<&bpmp TEGRA234_RESET_PEX2_CORE_10>;
|
|
reset-names = "apb", "core";
|
|
|
|
interrupts = <GIC_SPI 360 IRQ_TYPE_LEVEL_HIGH>, /* controller interrupt */
|
|
<GIC_SPI 361 IRQ_TYPE_LEVEL_HIGH>; /* MSI interrupt */
|
|
interrupt-names = "intr", "msi";
|
|
|
|
#interrupt-cells = <1>;
|
|
interrupt-map-mask = <0 0 0 0>;
|
|
interrupt-map = <0 0 0 0 &gic GIC_SPI 360 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
nvidia,bpmp = <&bpmp 10>;
|
|
|
|
nvidia,aspm-cmrt-us = <60>;
|
|
nvidia,aspm-pwr-on-t-us = <20>;
|
|
nvidia,aspm-l0s-entrance-latency-us = <3>;
|
|
|
|
bus-range = <0x0 0xff>;
|
|
|
|
ranges = <0x43000000 0x38 0x40000000 0x38 0x40000000 0x2 0xe8000000>, /* prefetchable memory (11904 MB) */
|
|
<0x02000000 0x0 0x40000000 0x3b 0x28000000 0x0 0x08000000>, /* non-prefetchable memory (128 MB) */
|
|
<0x01000000 0x0 0x2e100000 0x00 0x2e100000 0x0 0x00100000>; /* downstream I/O (1 MB) */
|
|
|
|
interconnects = <&mc TEGRA234_MEMORY_CLIENT_PCIE10AR &emc>,
|
|
<&mc TEGRA234_MEMORY_CLIENT_PCIE10AW &emc>;
|
|
interconnect-names = "dma-mem", "write";
|
|
iommu-map = <0x0 &smmu_niso1 TEGRA234_SID_PCIE10 0x1000>;
|
|
iommu-map-mask = <0x0>;
|
|
dma-coherent;
|
|
|
|
status = "disabled";
|
|
};
|
|
|
|
pcie@14100000 {
|
|
compatible = "nvidia,tegra234-pcie";
|
|
power-domains = <&bpmp TEGRA234_POWER_DOMAIN_PCIEX1A>;
|
|
reg = <0x00 0x14100000 0x0 0x00020000>, /* appl registers (128K) */
|
|
<0x00 0x30000000 0x0 0x00040000>, /* configuration space (256K) */
|
|
<0x00 0x30040000 0x0 0x00040000>, /* iATU_DMA reg space (256K) */
|
|
<0x00 0x30080000 0x0 0x00040000>; /* DBI reg space (256K) */
|
|
reg-names = "appl", "config", "atu_dma", "dbi";
|
|
|
|
#address-cells = <3>;
|
|
#size-cells = <2>;
|
|
device_type = "pci";
|
|
num-lanes = <1>;
|
|
num-viewport = <8>;
|
|
linux,pci-domain = <1>;
|
|
|
|
clocks = <&bpmp TEGRA234_CLK_PEX0_C1_CORE>;
|
|
clock-names = "core";
|
|
|
|
resets = <&bpmp TEGRA234_RESET_PEX0_CORE_1_APB>,
|
|
<&bpmp TEGRA234_RESET_PEX0_CORE_1>;
|
|
reset-names = "apb", "core";
|
|
|
|
interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>, /* controller interrupt */
|
|
<GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>; /* MSI interrupt */
|
|
interrupt-names = "intr", "msi";
|
|
|
|
#interrupt-cells = <1>;
|
|
interrupt-map-mask = <0 0 0 0>;
|
|
interrupt-map = <0 0 0 0 &gic GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
nvidia,bpmp = <&bpmp 1>;
|
|
|
|
nvidia,aspm-cmrt-us = <60>;
|
|
nvidia,aspm-pwr-on-t-us = <20>;
|
|
nvidia,aspm-l0s-entrance-latency-us = <3>;
|
|
|
|
bus-range = <0x0 0xff>;
|
|
|
|
ranges = <0x43000000 0x20 0x80000000 0x20 0x80000000 0x0 0x28000000>, /* prefetchable memory (640 MB) */
|
|
<0x02000000 0x0 0x40000000 0x20 0xa8000000 0x0 0x08000000>, /* non-prefetchable memory (128 MB) */
|
|
<0x01000000 0x0 0x30100000 0x00 0x30100000 0x0 0x00100000>; /* downstream I/O (1 MB) */
|
|
|
|
interconnects = <&mc TEGRA234_MEMORY_CLIENT_PCIE1R &emc>,
|
|
<&mc TEGRA234_MEMORY_CLIENT_PCIE1W &emc>;
|
|
interconnect-names = "dma-mem", "write";
|
|
iommu-map = <0x0 &smmu_niso1 TEGRA234_SID_PCIE1 0x1000>;
|
|
iommu-map-mask = <0x0>;
|
|
dma-coherent;
|
|
|
|
status = "disabled";
|
|
};
|
|
|
|
pcie@14120000 {
|
|
compatible = "nvidia,tegra234-pcie";
|
|
power-domains = <&bpmp TEGRA234_POWER_DOMAIN_PCIEX1A>;
|
|
reg = <0x00 0x14120000 0x0 0x00020000>, /* appl registers (128K) */
|
|
<0x00 0x32000000 0x0 0x00040000>, /* configuration space (256K) */
|
|
<0x00 0x32040000 0x0 0x00040000>, /* iATU_DMA reg space (256K) */
|
|
<0x00 0x32080000 0x0 0x00040000>; /* DBI reg space (256K) */
|
|
reg-names = "appl", "config", "atu_dma", "dbi";
|
|
|
|
#address-cells = <3>;
|
|
#size-cells = <2>;
|
|
device_type = "pci";
|
|
num-lanes = <1>;
|
|
num-viewport = <8>;
|
|
linux,pci-domain = <2>;
|
|
|
|
clocks = <&bpmp TEGRA234_CLK_PEX0_C2_CORE>;
|
|
clock-names = "core";
|
|
|
|
resets = <&bpmp TEGRA234_RESET_PEX0_CORE_2_APB>,
|
|
<&bpmp TEGRA234_RESET_PEX0_CORE_2>;
|
|
reset-names = "apb", "core";
|
|
|
|
interrupts = <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>, /* controller interrupt */
|
|
<GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>; /* MSI interrupt */
|
|
interrupt-names = "intr", "msi";
|
|
|
|
#interrupt-cells = <1>;
|
|
interrupt-map-mask = <0 0 0 0>;
|
|
interrupt-map = <0 0 0 0 &gic GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
nvidia,bpmp = <&bpmp 2>;
|
|
|
|
nvidia,aspm-cmrt-us = <60>;
|
|
nvidia,aspm-pwr-on-t-us = <20>;
|
|
nvidia,aspm-l0s-entrance-latency-us = <3>;
|
|
|
|
bus-range = <0x0 0xff>;
|
|
|
|
ranges = <0x43000000 0x20 0xc0000000 0x20 0xc0000000 0x0 0x28000000>, /* prefetchable memory (640 MB) */
|
|
<0x02000000 0x0 0x40000000 0x20 0xe8000000 0x0 0x08000000>, /* non-prefetchable memory (128 MB) */
|
|
<0x01000000 0x0 0x32100000 0x00 0x32100000 0x0 0x00100000>; /* downstream I/O (1 MB) */
|
|
|
|
interconnects = <&mc TEGRA234_MEMORY_CLIENT_PCIE2AR &emc>,
|
|
<&mc TEGRA234_MEMORY_CLIENT_PCIE2AW &emc>;
|
|
interconnect-names = "dma-mem", "write";
|
|
iommu-map = <0x0 &smmu_niso1 TEGRA234_SID_PCIE2 0x1000>;
|
|
iommu-map-mask = <0x0>;
|
|
dma-coherent;
|
|
|
|
status = "disabled";
|
|
};
|
|
|
|
pcie@14140000 {
|
|
compatible = "nvidia,tegra234-pcie";
|
|
power-domains = <&bpmp TEGRA234_POWER_DOMAIN_PCIEX1A>;
|
|
reg = <0x00 0x14140000 0x0 0x00020000>, /* appl registers (128K) */
|
|
<0x00 0x34000000 0x0 0x00040000>, /* configuration space (256K) */
|
|
<0x00 0x34040000 0x0 0x00040000>, /* iATU_DMA reg space (256K) */
|
|
<0x00 0x34080000 0x0 0x00040000>; /* DBI reg space (256K) */
|
|
reg-names = "appl", "config", "atu_dma", "dbi";
|
|
|
|
#address-cells = <3>;
|
|
#size-cells = <2>;
|
|
device_type = "pci";
|
|
num-lanes = <1>;
|
|
num-viewport = <8>;
|
|
linux,pci-domain = <3>;
|
|
|
|
clocks = <&bpmp TEGRA234_CLK_PEX0_C3_CORE>;
|
|
clock-names = "core";
|
|
|
|
resets = <&bpmp TEGRA234_RESET_PEX0_CORE_3_APB>,
|
|
<&bpmp TEGRA234_RESET_PEX0_CORE_3>;
|
|
reset-names = "apb", "core";
|
|
|
|
interrupts = <GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH>, /* controller interrupt */
|
|
<GIC_SPI 50 IRQ_TYPE_LEVEL_HIGH>; /* MSI interrupt */
|
|
interrupt-names = "intr", "msi";
|
|
|
|
#interrupt-cells = <1>;
|
|
interrupt-map-mask = <0 0 0 0>;
|
|
interrupt-map = <0 0 0 0 &gic GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
nvidia,bpmp = <&bpmp 3>;
|
|
|
|
nvidia,aspm-cmrt-us = <60>;
|
|
nvidia,aspm-pwr-on-t-us = <20>;
|
|
nvidia,aspm-l0s-entrance-latency-us = <3>;
|
|
|
|
bus-range = <0x0 0xff>;
|
|
|
|
ranges = <0x43000000 0x21 0x00000000 0x21 0x00000000 0x0 0x28000000>, /* prefetchable memory (640 MB) */
|
|
<0x02000000 0x0 0x40000000 0x21 0x28000000 0x0 0x08000000>, /* non-prefetchable memory (128 MB) */
|
|
<0x01000000 0x0 0x34100000 0x00 0x34100000 0x0 0x00100000>; /* downstream I/O (1 MB) */
|
|
|
|
interconnects = <&mc TEGRA234_MEMORY_CLIENT_PCIE3R &emc>,
|
|
<&mc TEGRA234_MEMORY_CLIENT_PCIE3W &emc>;
|
|
interconnect-names = "dma-mem", "write";
|
|
iommu-map = <0x0 &smmu_niso1 TEGRA234_SID_PCIE3 0x1000>;
|
|
iommu-map-mask = <0x0>;
|
|
dma-coherent;
|
|
|
|
status = "disabled";
|
|
};
|
|
|
|
pcie@14160000 {
|
|
compatible = "nvidia,tegra234-pcie";
|
|
power-domains = <&bpmp TEGRA234_POWER_DOMAIN_PCIEX4BB>;
|
|
reg = <0x00 0x14160000 0x0 0x00020000>, /* appl registers (128K) */
|
|
<0x00 0x36000000 0x0 0x00040000>, /* configuration space (256K) */
|
|
<0x00 0x36040000 0x0 0x00040000>, /* iATU_DMA reg space (256K) */
|
|
<0x00 0x36080000 0x0 0x00040000>; /* DBI reg space (256K) */
|
|
reg-names = "appl", "config", "atu_dma", "dbi";
|
|
|
|
#address-cells = <3>;
|
|
#size-cells = <2>;
|
|
device_type = "pci";
|
|
num-lanes = <4>;
|
|
num-viewport = <8>;
|
|
linux,pci-domain = <4>;
|
|
|
|
clocks = <&bpmp TEGRA234_CLK_PEX0_C4_CORE>;
|
|
clock-names = "core";
|
|
|
|
resets = <&bpmp TEGRA234_RESET_PEX0_CORE_4_APB>,
|
|
<&bpmp TEGRA234_RESET_PEX0_CORE_4>;
|
|
reset-names = "apb", "core";
|
|
|
|
interrupts = <GIC_SPI 51 IRQ_TYPE_LEVEL_HIGH>, /* controller interrupt */
|
|
<GIC_SPI 52 IRQ_TYPE_LEVEL_HIGH>; /* MSI interrupt */
|
|
interrupt-names = "intr", "msi";
|
|
|
|
#interrupt-cells = <1>;
|
|
interrupt-map-mask = <0 0 0 0>;
|
|
interrupt-map = <0 0 0 0 &gic GIC_SPI 51 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
nvidia,bpmp = <&bpmp 4>;
|
|
|
|
nvidia,aspm-cmrt-us = <60>;
|
|
nvidia,aspm-pwr-on-t-us = <20>;
|
|
nvidia,aspm-l0s-entrance-latency-us = <3>;
|
|
|
|
bus-range = <0x0 0xff>;
|
|
|
|
ranges = <0x43000000 0x21 0x40000000 0x21 0x40000000 0x2 0xe8000000>, /* prefetchable memory (11904 MB) */
|
|
<0x02000000 0x0 0x40000000 0x24 0x28000000 0x0 0x08000000>, /* non-prefetchable memory (128 MB) */
|
|
<0x01000000 0x0 0x36100000 0x00 0x36100000 0x0 0x00100000>; /* downstream I/O (1 MB) */
|
|
|
|
interconnects = <&mc TEGRA234_MEMORY_CLIENT_PCIE4R &emc>,
|
|
<&mc TEGRA234_MEMORY_CLIENT_PCIE4W &emc>;
|
|
interconnect-names = "dma-mem", "write";
|
|
iommu-map = <0x0 &smmu_niso0 TEGRA234_SID_PCIE4 0x1000>;
|
|
iommu-map-mask = <0x0>;
|
|
dma-coherent;
|
|
|
|
status = "disabled";
|
|
};
|
|
|
|
pcie@14180000 {
|
|
compatible = "nvidia,tegra234-pcie";
|
|
power-domains = <&bpmp TEGRA234_POWER_DOMAIN_PCIEX4BA>;
|
|
reg = <0x00 0x14180000 0x0 0x00020000>, /* appl registers (128K) */
|
|
<0x00 0x38000000 0x0 0x00040000>, /* configuration space (256K) */
|
|
<0x00 0x38040000 0x0 0x00040000>, /* iATU_DMA reg space (256K) */
|
|
<0x00 0x38080000 0x0 0x00040000>; /* DBI reg space (256K) */
|
|
reg-names = "appl", "config", "atu_dma", "dbi";
|
|
|
|
#address-cells = <3>;
|
|
#size-cells = <2>;
|
|
device_type = "pci";
|
|
num-lanes = <4>;
|
|
num-viewport = <8>;
|
|
linux,pci-domain = <0>;
|
|
|
|
clocks = <&bpmp TEGRA234_CLK_PEX0_C0_CORE>;
|
|
clock-names = "core";
|
|
|
|
resets = <&bpmp TEGRA234_RESET_PEX0_CORE_0_APB>,
|
|
<&bpmp TEGRA234_RESET_PEX0_CORE_0>;
|
|
reset-names = "apb", "core";
|
|
|
|
interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>, /* controller interrupt */
|
|
<GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>; /* MSI interrupt */
|
|
interrupt-names = "intr", "msi";
|
|
|
|
#interrupt-cells = <1>;
|
|
interrupt-map-mask = <0 0 0 0>;
|
|
interrupt-map = <0 0 0 0 &gic GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
nvidia,bpmp = <&bpmp 0>;
|
|
|
|
nvidia,aspm-cmrt-us = <60>;
|
|
nvidia,aspm-pwr-on-t-us = <20>;
|
|
nvidia,aspm-l0s-entrance-latency-us = <3>;
|
|
|
|
bus-range = <0x0 0xff>;
|
|
|
|
ranges = <0x43000000 0x24 0x40000000 0x24 0x40000000 0x2 0xe8000000>, /* prefetchable memory (11904 MB) */
|
|
<0x02000000 0x0 0x40000000 0x27 0x28000000 0x0 0x08000000>, /* non-prefetchable memory (128 MB) */
|
|
<0x01000000 0x0 0x38100000 0x00 0x38100000 0x0 0x00100000>; /* downstream I/O (1 MB) */
|
|
|
|
interconnects = <&mc TEGRA234_MEMORY_CLIENT_PCIE0R &emc>,
|
|
<&mc TEGRA234_MEMORY_CLIENT_PCIE0W &emc>;
|
|
interconnect-names = "dma-mem", "write";
|
|
iommu-map = <0x0 &smmu_niso0 TEGRA234_SID_PCIE0 0x1000>;
|
|
iommu-map-mask = <0x0>;
|
|
dma-coherent;
|
|
|
|
status = "disabled";
|
|
};
|
|
|
|
pcie@141a0000 {
|
|
compatible = "nvidia,tegra234-pcie";
|
|
power-domains = <&bpmp TEGRA234_POWER_DOMAIN_PCIEX8A>;
|
|
reg = <0x00 0x141a0000 0x0 0x00020000>, /* appl registers (128K) */
|
|
<0x00 0x3a000000 0x0 0x00040000>, /* configuration space (256K) */
|
|
<0x00 0x3a040000 0x0 0x00040000>, /* iATU_DMA reg space (256K) */
|
|
<0x00 0x3a080000 0x0 0x00040000>; /* DBI reg space (256K) */
|
|
reg-names = "appl", "config", "atu_dma", "dbi";
|
|
|
|
#address-cells = <3>;
|
|
#size-cells = <2>;
|
|
device_type = "pci";
|
|
num-lanes = <8>;
|
|
num-viewport = <8>;
|
|
linux,pci-domain = <5>;
|
|
|
|
clocks = <&bpmp TEGRA234_CLK_PEX1_C5_CORE>;
|
|
clock-names = "core";
|
|
|
|
resets = <&bpmp TEGRA234_RESET_PEX1_CORE_5_APB>,
|
|
<&bpmp TEGRA234_RESET_PEX1_CORE_5>;
|
|
reset-names = "apb", "core";
|
|
|
|
interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>, /* controller interrupt */
|
|
<GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>; /* MSI interrupt */
|
|
interrupt-names = "intr", "msi";
|
|
|
|
#interrupt-cells = <1>;
|
|
interrupt-map-mask = <0 0 0 0>;
|
|
interrupt-map = <0 0 0 0 &gic GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
nvidia,bpmp = <&bpmp 5>;
|
|
|
|
nvidia,aspm-cmrt-us = <60>;
|
|
nvidia,aspm-pwr-on-t-us = <20>;
|
|
nvidia,aspm-l0s-entrance-latency-us = <3>;
|
|
|
|
bus-range = <0x0 0xff>;
|
|
|
|
ranges = <0x43000000 0x28 0x00000000 0x28 0x00000000 0x3 0x28000000>, /* prefetchable memory (12928 MB) */
|
|
<0x02000000 0x0 0x40000000 0x2b 0x28000000 0x0 0x08000000>, /* non-prefetchable memory (128 MB) */
|
|
<0x01000000 0x0 0x3a100000 0x00 0x3a100000 0x0 0x00100000>; /* downstream I/O (1 MB) */
|
|
|
|
interconnects = <&mc TEGRA234_MEMORY_CLIENT_PCIE5R &emc>,
|
|
<&mc TEGRA234_MEMORY_CLIENT_PCIE5W &emc>;
|
|
interconnect-names = "dma-mem", "write";
|
|
iommu-map = <0x0 &smmu_niso0 TEGRA234_SID_PCIE5 0x1000>;
|
|
iommu-map-mask = <0x0>;
|
|
dma-coherent;
|
|
|
|
status = "disabled";
|
|
};
|
|
|
|
pcie@141c0000 {
|
|
compatible = "nvidia,tegra234-pcie";
|
|
power-domains = <&bpmp TEGRA234_POWER_DOMAIN_PCIEX4A>;
|
|
reg = <0x00 0x141c0000 0x0 0x00020000>, /* appl registers (128K) */
|
|
<0x00 0x3c000000 0x0 0x00040000>, /* configuration space (256K) */
|
|
<0x00 0x3c040000 0x0 0x00040000>, /* iATU_DMA reg space (256K) */
|
|
<0x00 0x3c080000 0x0 0x00040000>; /* DBI reg space (256K) */
|
|
reg-names = "appl", "config", "atu_dma", "dbi";
|
|
|
|
#address-cells = <3>;
|
|
#size-cells = <2>;
|
|
device_type = "pci";
|
|
num-lanes = <4>;
|
|
num-viewport = <8>;
|
|
linux,pci-domain = <6>;
|
|
|
|
clocks = <&bpmp TEGRA234_CLK_PEX1_C6_CORE>;
|
|
clock-names = "core";
|
|
|
|
resets = <&bpmp TEGRA234_RESET_PEX1_CORE_6_APB>,
|
|
<&bpmp TEGRA234_RESET_PEX1_CORE_6>;
|
|
reset-names = "apb", "core";
|
|
|
|
interrupts = <GIC_SPI 352 IRQ_TYPE_LEVEL_HIGH>, /* controller interrupt */
|
|
<GIC_SPI 353 IRQ_TYPE_LEVEL_HIGH>; /* MSI interrupt */
|
|
interrupt-names = "intr", "msi";
|
|
|
|
#interrupt-cells = <1>;
|
|
interrupt-map-mask = <0 0 0 0>;
|
|
interrupt-map = <0 0 0 0 &gic GIC_SPI 352 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
nvidia,bpmp = <&bpmp 6>;
|
|
|
|
nvidia,aspm-cmrt-us = <60>;
|
|
nvidia,aspm-pwr-on-t-us = <20>;
|
|
nvidia,aspm-l0s-entrance-latency-us = <3>;
|
|
|
|
bus-range = <0x0 0xff>;
|
|
|
|
ranges = <0x43000000 0x2b 0x40000000 0x2b 0x40000000 0x2 0xe8000000>, /* prefetchable memory (11904 MB) */
|
|
<0x02000000 0x0 0x40000000 0x2e 0x28000000 0x0 0x08000000>, /* non-prefetchable memory (128 MB) */
|
|
<0x01000000 0x0 0x3c100000 0x00 0x3c100000 0x0 0x00100000>; /* downstream I/O (1 MB) */
|
|
|
|
interconnects = <&mc TEGRA234_MEMORY_CLIENT_PCIE6AR &emc>,
|
|
<&mc TEGRA234_MEMORY_CLIENT_PCIE6AW &emc>;
|
|
interconnect-names = "dma-mem", "write";
|
|
iommu-map = <0x0 &smmu_niso0 TEGRA234_SID_PCIE6 0x1000>;
|
|
iommu-map-mask = <0x0>;
|
|
dma-coherent;
|
|
|
|
status = "disabled";
|
|
};
|
|
|
|
pcie@141e0000 {
|
|
compatible = "nvidia,tegra234-pcie";
|
|
power-domains = <&bpmp TEGRA234_POWER_DOMAIN_PCIEX8B>;
|
|
reg = <0x00 0x141e0000 0x0 0x00020000>, /* appl registers (128K) */
|
|
<0x00 0x3e000000 0x0 0x00040000>, /* configuration space (256K) */
|
|
<0x00 0x3e040000 0x0 0x00040000>, /* iATU_DMA reg space (256K) */
|
|
<0x00 0x3e080000 0x0 0x00040000>; /* DBI reg space (256K) */
|
|
reg-names = "appl", "config", "atu_dma", "dbi";
|
|
|
|
#address-cells = <3>;
|
|
#size-cells = <2>;
|
|
device_type = "pci";
|
|
num-lanes = <8>;
|
|
num-viewport = <8>;
|
|
linux,pci-domain = <7>;
|
|
|
|
clocks = <&bpmp TEGRA234_CLK_PEX2_C7_CORE>;
|
|
clock-names = "core";
|
|
|
|
resets = <&bpmp TEGRA234_RESET_PEX2_CORE_7_APB>,
|
|
<&bpmp TEGRA234_RESET_PEX2_CORE_7>;
|
|
reset-names = "apb", "core";
|
|
|
|
interrupts = <GIC_SPI 354 IRQ_TYPE_LEVEL_HIGH>, /* controller interrupt */
|
|
<GIC_SPI 355 IRQ_TYPE_LEVEL_HIGH>; /* MSI interrupt */
|
|
interrupt-names = "intr", "msi";
|
|
|
|
#interrupt-cells = <1>;
|
|
interrupt-map-mask = <0 0 0 0>;
|
|
interrupt-map = <0 0 0 0 &gic GIC_SPI 354 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
nvidia,bpmp = <&bpmp 7>;
|
|
|
|
nvidia,aspm-cmrt-us = <60>;
|
|
nvidia,aspm-pwr-on-t-us = <20>;
|
|
nvidia,aspm-l0s-entrance-latency-us = <3>;
|
|
|
|
bus-range = <0x0 0xff>;
|
|
|
|
ranges = <0x43000000 0x30 0x00000000 0x30 0x00000000 0x2 0x28000000>, /* prefetchable memory (8832 MB) */
|
|
<0x02000000 0x0 0x40000000 0x32 0x28000000 0x0 0x08000000>, /* non-prefetchable memory (128 MB) */
|
|
<0x01000000 0x0 0x3e100000 0x00 0x3e100000 0x0 0x00100000>; /* downstream I/O (1 MB) */
|
|
|
|
interconnects = <&mc TEGRA234_MEMORY_CLIENT_PCIE7AR &emc>,
|
|
<&mc TEGRA234_MEMORY_CLIENT_PCIE7AW &emc>;
|
|
interconnect-names = "dma-mem", "write";
|
|
iommu-map = <0x0 &smmu_niso1 TEGRA234_SID_PCIE7 0x1000>;
|
|
iommu-map-mask = <0x0>;
|
|
dma-coherent;
|
|
|
|
status = "disabled";
|
|
};
|
|
|
|
pcie-ep@141a0000 {
|
|
compatible = "nvidia,tegra234-pcie-ep";
|
|
power-domains = <&bpmp TEGRA234_POWER_DOMAIN_PCIEX8A>;
|
|
reg = <0x00 0x141a0000 0x0 0x00020000>, /* appl registers (128K) */
|
|
<0x00 0x3a040000 0x0 0x00040000>, /* iATU_DMA reg space (256K) */
|
|
<0x00 0x3a080000 0x0 0x00040000>, /* DBI reg space (256K) */
|
|
<0x27 0x40000000 0x4 0x00000000>; /* Address Space (16G) */
|
|
reg-names = "appl", "atu_dma", "dbi", "addr_space";
|
|
|
|
num-lanes = <8>;
|
|
|
|
clocks = <&bpmp TEGRA234_CLK_PEX1_C5_CORE>;
|
|
clock-names = "core";
|
|
|
|
resets = <&bpmp TEGRA234_RESET_PEX1_CORE_5_APB>,
|
|
<&bpmp TEGRA234_RESET_PEX1_CORE_5>;
|
|
reset-names = "apb", "core";
|
|
|
|
interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>; /* controller interrupt */
|
|
interrupt-names = "intr";
|
|
|
|
nvidia,bpmp = <&bpmp 5>;
|
|
|
|
nvidia,enable-ext-refclk;
|
|
nvidia,aspm-cmrt-us = <60>;
|
|
nvidia,aspm-pwr-on-t-us = <20>;
|
|
nvidia,aspm-l0s-entrance-latency-us = <3>;
|
|
|
|
interconnects = <&mc TEGRA234_MEMORY_CLIENT_PCIE5R &emc>,
|
|
<&mc TEGRA234_MEMORY_CLIENT_PCIE5W &emc>;
|
|
interconnect-names = "dma-mem", "write";
|
|
iommu-map = <0x0 &smmu_niso0 TEGRA234_SID_PCIE5 0x1000>;
|
|
iommu-map-mask = <0x0>;
|
|
dma-coherent;
|
|
|
|
status = "disabled";
|
|
};
|
|
|
|
pcie-ep@141c0000{
|
|
compatible = "nvidia,tegra234-pcie-ep";
|
|
power-domains = <&bpmp TEGRA234_POWER_DOMAIN_PCIEX4A>;
|
|
reg = <0x00 0x141c0000 0x0 0x00020000>, /* appl registers (128K) */
|
|
<0x00 0x3c040000 0x0 0x00040000>, /* iATU_DMA reg space (256K) */
|
|
<0x00 0x3c080000 0x0 0x00040000>, /* DBI space (256K) */
|
|
<0x2b 0x40000000 0x3 0x00000000>; /* Address Space (12G) */
|
|
reg-names = "appl", "atu_dma", "dbi", "addr_space";
|
|
|
|
num-lanes = <4>;
|
|
|
|
clocks = <&bpmp TEGRA234_CLK_PEX1_C6_CORE>;
|
|
clock-names = "core";
|
|
|
|
resets = <&bpmp TEGRA234_RESET_PEX1_CORE_6_APB>,
|
|
<&bpmp TEGRA234_RESET_PEX1_CORE_6>;
|
|
reset-names = "apb", "core";
|
|
|
|
interrupts = <GIC_SPI 352 IRQ_TYPE_LEVEL_HIGH>; /* controller interrupt */
|
|
interrupt-names = "intr";
|
|
|
|
nvidia,bpmp = <&bpmp 6>;
|
|
|
|
nvidia,enable-ext-refclk;
|
|
nvidia,aspm-cmrt-us = <60>;
|
|
nvidia,aspm-pwr-on-t-us = <20>;
|
|
nvidia,aspm-l0s-entrance-latency-us = <3>;
|
|
|
|
interconnects = <&mc TEGRA234_MEMORY_CLIENT_PCIE6AR &emc>,
|
|
<&mc TEGRA234_MEMORY_CLIENT_PCIE6AW &emc>;
|
|
interconnect-names = "dma-mem", "write";
|
|
iommu-map = <0x0 &smmu_niso0 TEGRA234_SID_PCIE6 0x1000>;
|
|
iommu-map-mask = <0x0>;
|
|
dma-coherent;
|
|
|
|
status = "disabled";
|
|
};
|
|
|
|
pcie-ep@141e0000{
|
|
compatible = "nvidia,tegra234-pcie-ep";
|
|
power-domains = <&bpmp TEGRA234_POWER_DOMAIN_PCIEX8B>;
|
|
reg = <0x00 0x141e0000 0x0 0x00020000>, /* appl registers (128K) */
|
|
<0x00 0x3e040000 0x0 0x00040000>, /* iATU_DMA reg space (256K) */
|
|
<0x00 0x3e080000 0x0 0x00040000>, /* DBI space (256K) */
|
|
<0x2e 0x40000000 0x4 0x00000000>; /* Address Space (16G) */
|
|
reg-names = "appl", "atu_dma", "dbi", "addr_space";
|
|
|
|
num-lanes = <8>;
|
|
|
|
clocks = <&bpmp TEGRA234_CLK_PEX2_C7_CORE>;
|
|
clock-names = "core";
|
|
|
|
resets = <&bpmp TEGRA234_RESET_PEX2_CORE_7_APB>,
|
|
<&bpmp TEGRA234_RESET_PEX2_CORE_7>;
|
|
reset-names = "apb", "core";
|
|
|
|
interrupts = <GIC_SPI 354 IRQ_TYPE_LEVEL_HIGH>; /* controller interrupt */
|
|
interrupt-names = "intr";
|
|
|
|
nvidia,bpmp = <&bpmp 7>;
|
|
|
|
nvidia,enable-ext-refclk;
|
|
nvidia,aspm-cmrt-us = <60>;
|
|
nvidia,aspm-pwr-on-t-us = <20>;
|
|
nvidia,aspm-l0s-entrance-latency-us = <3>;
|
|
|
|
interconnects = <&mc TEGRA234_MEMORY_CLIENT_PCIE7AR &emc>,
|
|
<&mc TEGRA234_MEMORY_CLIENT_PCIE7AW &emc>;
|
|
interconnect-names = "dma-mem", "write";
|
|
iommu-map = <0x0 &smmu_niso1 TEGRA234_SID_PCIE7 0x1000>;
|
|
iommu-map-mask = <0x0>;
|
|
dma-coherent;
|
|
|
|
status = "disabled";
|
|
};
|
|
|
|
pcie-ep@140e0000{
|
|
compatible = "nvidia,tegra234-pcie-ep";
|
|
power-domains = <&bpmp TEGRA234_POWER_DOMAIN_PCIEX4CC>;
|
|
reg = <0x00 0x140e0000 0x0 0x00020000>, /* appl registers (128K) */
|
|
<0x00 0x2e040000 0x0 0x00040000>, /* iATU_DMA reg space (256K) */
|
|
<0x00 0x2e080000 0x0 0x00040000>, /* DBI space (256K) */
|
|
<0x38 0x40000000 0x3 0x00000000>; /* Address Space (12G) */
|
|
reg-names = "appl", "atu_dma", "dbi", "addr_space";
|
|
|
|
num-lanes = <4>;
|
|
|
|
clocks = <&bpmp TEGRA234_CLK_PEX2_C10_CORE>;
|
|
clock-names = "core";
|
|
|
|
resets = <&bpmp TEGRA234_RESET_PEX2_CORE_10_APB>,
|
|
<&bpmp TEGRA234_RESET_PEX2_CORE_10>;
|
|
reset-names = "apb", "core";
|
|
|
|
interrupts = <GIC_SPI 360 IRQ_TYPE_LEVEL_HIGH>; /* controller interrupt */
|
|
interrupt-names = "intr";
|
|
|
|
nvidia,bpmp = <&bpmp 10>;
|
|
|
|
nvidia,enable-ext-refclk;
|
|
nvidia,aspm-cmrt-us = <60>;
|
|
nvidia,aspm-pwr-on-t-us = <20>;
|
|
nvidia,aspm-l0s-entrance-latency-us = <3>;
|
|
|
|
interconnects = <&mc TEGRA234_MEMORY_CLIENT_PCIE10AR &emc>,
|
|
<&mc TEGRA234_MEMORY_CLIENT_PCIE10AW &emc>;
|
|
interconnect-names = "dma-mem", "write";
|
|
iommu-map = <0x0 &smmu_niso1 TEGRA234_SID_PCIE10 0x1000>;
|
|
iommu-map-mask = <0x0>;
|
|
dma-coherent;
|
|
|
|
status = "disabled";
|
|
};
|
|
|
|
sram@40000000 {
|
|
compatible = "nvidia,tegra234-sysram", "mmio-sram";
|
|
reg = <0x0 0x40000000 0x0 0x80000>;
|
|
#address-cells = <1>;
|
|
#size-cells = <1>;
|
|
ranges = <0x0 0x0 0x40000000 0x80000>;
|
|
no-memory-wc;
|
|
|
|
cpu_bpmp_tx: sram@70000 {
|
|
reg = <0x70000 0x1000>;
|
|
label = "cpu-bpmp-tx";
|
|
pool;
|
|
};
|
|
|
|
cpu_bpmp_rx: sram@71000 {
|
|
reg = <0x71000 0x1000>;
|
|
label = "cpu-bpmp-rx";
|
|
pool;
|
|
};
|
|
};
|
|
|
|
bpmp: bpmp {
|
|
compatible = "nvidia,tegra234-bpmp", "nvidia,tegra186-bpmp";
|
|
mboxes = <&hsp_top0 TEGRA_HSP_MBOX_TYPE_DB
|
|
TEGRA_HSP_DB_MASTER_BPMP>;
|
|
shmem = <&cpu_bpmp_tx>, <&cpu_bpmp_rx>;
|
|
#clock-cells = <1>;
|
|
#reset-cells = <1>;
|
|
#power-domain-cells = <1>;
|
|
interconnects = <&mc TEGRA234_MEMORY_CLIENT_BPMPR &emc>,
|
|
<&mc TEGRA234_MEMORY_CLIENT_BPMPW &emc>,
|
|
<&mc TEGRA234_MEMORY_CLIENT_BPMPDMAR &emc>,
|
|
<&mc TEGRA234_MEMORY_CLIENT_BPMPDMAW &emc>;
|
|
interconnect-names = "read", "write", "dma-mem", "dma-write";
|
|
iommus = <&smmu_niso1 TEGRA234_SID_BPMP>;
|
|
|
|
bpmp_i2c: i2c {
|
|
compatible = "nvidia,tegra186-bpmp-i2c";
|
|
nvidia,bpmp-bus-id = <5>;
|
|
#address-cells = <1>;
|
|
#size-cells = <0>;
|
|
};
|
|
};
|
|
|
|
cpus {
|
|
#address-cells = <1>;
|
|
#size-cells = <0>;
|
|
|
|
cpu0_0: cpu@0 {
|
|
compatible = "arm,cortex-a78";
|
|
device_type = "cpu";
|
|
reg = <0x00000>;
|
|
|
|
enable-method = "psci";
|
|
|
|
i-cache-size = <65536>;
|
|
i-cache-line-size = <64>;
|
|
i-cache-sets = <256>;
|
|
d-cache-size = <65536>;
|
|
d-cache-line-size = <64>;
|
|
d-cache-sets = <256>;
|
|
next-level-cache = <&l2c0_0>;
|
|
};
|
|
|
|
cpu0_1: cpu@100 {
|
|
compatible = "arm,cortex-a78";
|
|
device_type = "cpu";
|
|
reg = <0x00100>;
|
|
|
|
enable-method = "psci";
|
|
|
|
i-cache-size = <65536>;
|
|
i-cache-line-size = <64>;
|
|
i-cache-sets = <256>;
|
|
d-cache-size = <65536>;
|
|
d-cache-line-size = <64>;
|
|
d-cache-sets = <256>;
|
|
next-level-cache = <&l2c0_1>;
|
|
};
|
|
|
|
cpu0_2: cpu@200 {
|
|
compatible = "arm,cortex-a78";
|
|
device_type = "cpu";
|
|
reg = <0x00200>;
|
|
|
|
enable-method = "psci";
|
|
|
|
i-cache-size = <65536>;
|
|
i-cache-line-size = <64>;
|
|
i-cache-sets = <256>;
|
|
d-cache-size = <65536>;
|
|
d-cache-line-size = <64>;
|
|
d-cache-sets = <256>;
|
|
next-level-cache = <&l2c0_2>;
|
|
};
|
|
|
|
cpu0_3: cpu@300 {
|
|
compatible = "arm,cortex-a78";
|
|
device_type = "cpu";
|
|
reg = <0x00300>;
|
|
|
|
enable-method = "psci";
|
|
|
|
i-cache-size = <65536>;
|
|
i-cache-line-size = <64>;
|
|
i-cache-sets = <256>;
|
|
d-cache-size = <65536>;
|
|
d-cache-line-size = <64>;
|
|
d-cache-sets = <256>;
|
|
next-level-cache = <&l2c0_3>;
|
|
};
|
|
|
|
cpu1_0: cpu@10000 {
|
|
compatible = "arm,cortex-a78";
|
|
device_type = "cpu";
|
|
reg = <0x10000>;
|
|
|
|
enable-method = "psci";
|
|
|
|
i-cache-size = <65536>;
|
|
i-cache-line-size = <64>;
|
|
i-cache-sets = <256>;
|
|
d-cache-size = <65536>;
|
|
d-cache-line-size = <64>;
|
|
d-cache-sets = <256>;
|
|
next-level-cache = <&l2c1_0>;
|
|
};
|
|
|
|
cpu1_1: cpu@10100 {
|
|
compatible = "arm,cortex-a78";
|
|
device_type = "cpu";
|
|
reg = <0x10100>;
|
|
|
|
enable-method = "psci";
|
|
|
|
i-cache-size = <65536>;
|
|
i-cache-line-size = <64>;
|
|
i-cache-sets = <256>;
|
|
d-cache-size = <65536>;
|
|
d-cache-line-size = <64>;
|
|
d-cache-sets = <256>;
|
|
next-level-cache = <&l2c1_1>;
|
|
};
|
|
|
|
cpu1_2: cpu@10200 {
|
|
compatible = "arm,cortex-a78";
|
|
device_type = "cpu";
|
|
reg = <0x10200>;
|
|
|
|
enable-method = "psci";
|
|
|
|
i-cache-size = <65536>;
|
|
i-cache-line-size = <64>;
|
|
i-cache-sets = <256>;
|
|
d-cache-size = <65536>;
|
|
d-cache-line-size = <64>;
|
|
d-cache-sets = <256>;
|
|
next-level-cache = <&l2c1_2>;
|
|
};
|
|
|
|
cpu1_3: cpu@10300 {
|
|
compatible = "arm,cortex-a78";
|
|
device_type = "cpu";
|
|
reg = <0x10300>;
|
|
|
|
enable-method = "psci";
|
|
|
|
i-cache-size = <65536>;
|
|
i-cache-line-size = <64>;
|
|
i-cache-sets = <256>;
|
|
d-cache-size = <65536>;
|
|
d-cache-line-size = <64>;
|
|
d-cache-sets = <256>;
|
|
next-level-cache = <&l2c1_3>;
|
|
};
|
|
|
|
cpu2_0: cpu@20000 {
|
|
compatible = "arm,cortex-a78";
|
|
device_type = "cpu";
|
|
reg = <0x20000>;
|
|
|
|
enable-method = "psci";
|
|
|
|
i-cache-size = <65536>;
|
|
i-cache-line-size = <64>;
|
|
i-cache-sets = <256>;
|
|
d-cache-size = <65536>;
|
|
d-cache-line-size = <64>;
|
|
d-cache-sets = <256>;
|
|
next-level-cache = <&l2c2_0>;
|
|
};
|
|
|
|
cpu2_1: cpu@20100 {
|
|
compatible = "arm,cortex-a78";
|
|
device_type = "cpu";
|
|
reg = <0x20100>;
|
|
|
|
enable-method = "psci";
|
|
|
|
i-cache-size = <65536>;
|
|
i-cache-line-size = <64>;
|
|
i-cache-sets = <256>;
|
|
d-cache-size = <65536>;
|
|
d-cache-line-size = <64>;
|
|
d-cache-sets = <256>;
|
|
next-level-cache = <&l2c2_1>;
|
|
};
|
|
|
|
cpu2_2: cpu@20200 {
|
|
compatible = "arm,cortex-a78";
|
|
device_type = "cpu";
|
|
reg = <0x20200>;
|
|
|
|
enable-method = "psci";
|
|
|
|
i-cache-size = <65536>;
|
|
i-cache-line-size = <64>;
|
|
i-cache-sets = <256>;
|
|
d-cache-size = <65536>;
|
|
d-cache-line-size = <64>;
|
|
d-cache-sets = <256>;
|
|
next-level-cache = <&l2c2_2>;
|
|
};
|
|
|
|
cpu2_3: cpu@20300 {
|
|
compatible = "arm,cortex-a78";
|
|
device_type = "cpu";
|
|
reg = <0x20300>;
|
|
|
|
enable-method = "psci";
|
|
|
|
i-cache-size = <65536>;
|
|
i-cache-line-size = <64>;
|
|
i-cache-sets = <256>;
|
|
d-cache-size = <65536>;
|
|
d-cache-line-size = <64>;
|
|
d-cache-sets = <256>;
|
|
next-level-cache = <&l2c2_3>;
|
|
};
|
|
|
|
cpu-map {
|
|
cluster0 {
|
|
core0 {
|
|
cpu = <&cpu0_0>;
|
|
};
|
|
|
|
core1 {
|
|
cpu = <&cpu0_1>;
|
|
};
|
|
|
|
core2 {
|
|
cpu = <&cpu0_2>;
|
|
};
|
|
|
|
core3 {
|
|
cpu = <&cpu0_3>;
|
|
};
|
|
};
|
|
|
|
cluster1 {
|
|
core0 {
|
|
cpu = <&cpu1_0>;
|
|
};
|
|
|
|
core1 {
|
|
cpu = <&cpu1_1>;
|
|
};
|
|
|
|
core2 {
|
|
cpu = <&cpu1_2>;
|
|
};
|
|
|
|
core3 {
|
|
cpu = <&cpu1_3>;
|
|
};
|
|
};
|
|
|
|
cluster2 {
|
|
core0 {
|
|
cpu = <&cpu2_0>;
|
|
};
|
|
|
|
core1 {
|
|
cpu = <&cpu2_1>;
|
|
};
|
|
|
|
core2 {
|
|
cpu = <&cpu2_2>;
|
|
};
|
|
|
|
core3 {
|
|
cpu = <&cpu2_3>;
|
|
};
|
|
};
|
|
};
|
|
|
|
l2c0_0: l2-cache00 {
|
|
cache-size = <262144>;
|
|
cache-line-size = <64>;
|
|
cache-sets = <512>;
|
|
cache-unified;
|
|
next-level-cache = <&l3c0>;
|
|
};
|
|
|
|
l2c0_1: l2-cache01 {
|
|
cache-size = <262144>;
|
|
cache-line-size = <64>;
|
|
cache-sets = <512>;
|
|
cache-unified;
|
|
next-level-cache = <&l3c0>;
|
|
};
|
|
|
|
l2c0_2: l2-cache02 {
|
|
cache-size = <262144>;
|
|
cache-line-size = <64>;
|
|
cache-sets = <512>;
|
|
cache-unified;
|
|
next-level-cache = <&l3c0>;
|
|
};
|
|
|
|
l2c0_3: l2-cache03 {
|
|
cache-size = <262144>;
|
|
cache-line-size = <64>;
|
|
cache-sets = <512>;
|
|
cache-unified;
|
|
next-level-cache = <&l3c0>;
|
|
};
|
|
|
|
l2c1_0: l2-cache10 {
|
|
cache-size = <262144>;
|
|
cache-line-size = <64>;
|
|
cache-sets = <512>;
|
|
cache-unified;
|
|
next-level-cache = <&l3c1>;
|
|
};
|
|
|
|
l2c1_1: l2-cache11 {
|
|
cache-size = <262144>;
|
|
cache-line-size = <64>;
|
|
cache-sets = <512>;
|
|
cache-unified;
|
|
next-level-cache = <&l3c1>;
|
|
};
|
|
|
|
l2c1_2: l2-cache12 {
|
|
cache-size = <262144>;
|
|
cache-line-size = <64>;
|
|
cache-sets = <512>;
|
|
cache-unified;
|
|
next-level-cache = <&l3c1>;
|
|
};
|
|
|
|
l2c1_3: l2-cache13 {
|
|
cache-size = <262144>;
|
|
cache-line-size = <64>;
|
|
cache-sets = <512>;
|
|
cache-unified;
|
|
next-level-cache = <&l3c1>;
|
|
};
|
|
|
|
l2c2_0: l2-cache20 {
|
|
cache-size = <262144>;
|
|
cache-line-size = <64>;
|
|
cache-sets = <512>;
|
|
cache-unified;
|
|
next-level-cache = <&l3c2>;
|
|
};
|
|
|
|
l2c2_1: l2-cache21 {
|
|
cache-size = <262144>;
|
|
cache-line-size = <64>;
|
|
cache-sets = <512>;
|
|
cache-unified;
|
|
next-level-cache = <&l3c2>;
|
|
};
|
|
|
|
l2c2_2: l2-cache22 {
|
|
cache-size = <262144>;
|
|
cache-line-size = <64>;
|
|
cache-sets = <512>;
|
|
cache-unified;
|
|
next-level-cache = <&l3c2>;
|
|
};
|
|
|
|
l2c2_3: l2-cache23 {
|
|
cache-size = <262144>;
|
|
cache-line-size = <64>;
|
|
cache-sets = <512>;
|
|
cache-unified;
|
|
next-level-cache = <&l3c2>;
|
|
};
|
|
|
|
l3c0: l3-cache0 {
|
|
cache-size = <2097152>;
|
|
cache-line-size = <64>;
|
|
cache-sets = <2048>;
|
|
};
|
|
|
|
l3c1: l3-cache1 {
|
|
cache-size = <2097152>;
|
|
cache-line-size = <64>;
|
|
cache-sets = <2048>;
|
|
};
|
|
|
|
l3c2: l3-cache2 {
|
|
cache-size = <2097152>;
|
|
cache-line-size = <64>;
|
|
cache-sets = <2048>;
|
|
};
|
|
};
|
|
|
|
pmu {
|
|
compatible = "arm,cortex-a78-pmu";
|
|
interrupts = <GIC_PPI 7 IRQ_TYPE_LEVEL_HIGH>;
|
|
status = "okay";
|
|
};
|
|
|
|
psci {
|
|
compatible = "arm,psci-1.0";
|
|
status = "okay";
|
|
method = "smc";
|
|
};
|
|
|
|
tcu: serial {
|
|
compatible = "nvidia,tegra234-tcu", "nvidia,tegra194-tcu";
|
|
mboxes = <&hsp_top0 TEGRA_HSP_MBOX_TYPE_SM TEGRA_HSP_SM_RX(0)>,
|
|
<&hsp_aon TEGRA_HSP_MBOX_TYPE_SM TEGRA_HSP_SM_TX(1)>;
|
|
mbox-names = "rx", "tx";
|
|
status = "disabled";
|
|
};
|
|
|
|
sound {
|
|
status = "disabled";
|
|
|
|
clocks = <&bpmp TEGRA234_CLK_PLLA>,
|
|
<&bpmp TEGRA234_CLK_PLLA_OUT0>;
|
|
clock-names = "pll_a", "plla_out0";
|
|
assigned-clocks = <&bpmp TEGRA234_CLK_PLLA>,
|
|
<&bpmp TEGRA234_CLK_PLLA_OUT0>,
|
|
<&bpmp TEGRA234_CLK_AUD_MCLK>;
|
|
assigned-clock-parents = <0>,
|
|
<&bpmp TEGRA234_CLK_PLLA>,
|
|
<&bpmp TEGRA234_CLK_PLLA_OUT0>;
|
|
};
|
|
|
|
timer {
|
|
compatible = "arm,armv8-timer";
|
|
interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
|
|
<GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
|
|
<GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
|
|
<GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>;
|
|
interrupt-parent = <&gic>;
|
|
always-on;
|
|
};
|
|
};
|