297 lines
9.1 KiB
LLVM
297 lines
9.1 KiB
LLVM
; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py
|
|
; RUN: llc -mtriple=riscv64 -mattr=+experimental-v -verify-machineinstrs \
|
|
; RUN: --riscv-no-aliases < %s | FileCheck %s
|
|
declare <vscale x 1 x i1> @llvm.riscv.vmsbf.nxv1i1(
|
|
<vscale x 1 x i1>,
|
|
i64);
|
|
|
|
define <vscale x 1 x i1> @intrinsic_vmsbf_m_nxv1i1(<vscale x 1 x i1> %0, i64 %1) nounwind {
|
|
; CHECK-LABEL: intrinsic_vmsbf_m_nxv1i1:
|
|
; CHECK: # %bb.0: # %entry
|
|
; CHECK-NEXT: vsetvli a0, a0, e8,mf8,ta,mu
|
|
; CHECK-NEXT: vmsbf.m v25, v0
|
|
; CHECK-NEXT: vmv1r.v v0, v25
|
|
; CHECK-NEXT: jalr zero, 0(ra)
|
|
entry:
|
|
%a = call <vscale x 1 x i1> @llvm.riscv.vmsbf.nxv1i1(
|
|
<vscale x 1 x i1> %0,
|
|
i64 %1)
|
|
ret <vscale x 1 x i1> %a
|
|
}
|
|
|
|
declare <vscale x 1 x i1> @llvm.riscv.vmsbf.mask.nxv1i1(
|
|
<vscale x 1 x i1>,
|
|
<vscale x 1 x i1>,
|
|
<vscale x 1 x i1>,
|
|
i64);
|
|
|
|
define <vscale x 1 x i1> @intrinsic_vmsbf_mask_m_nxv1i1_nxv1i1(<vscale x 1 x i1> %0, <vscale x 1 x i1> %1, <vscale x 1 x i1> %2, i64 %3) nounwind {
|
|
; CHECK-LABEL: intrinsic_vmsbf_mask_m_nxv1i1_nxv1i1:
|
|
; CHECK: # %bb.0: # %entry
|
|
; CHECK-NEXT: vmv1r.v v25, v0
|
|
; CHECK-NEXT: vsetvli a0, a0, e8,mf8,tu,mu
|
|
; CHECK-NEXT: vmv1r.v v0, v9
|
|
; CHECK-NEXT: vmsbf.m v25, v8, v0.t
|
|
; CHECK-NEXT: vmv1r.v v0, v25
|
|
; CHECK-NEXT: jalr zero, 0(ra)
|
|
entry:
|
|
%a = call <vscale x 1 x i1> @llvm.riscv.vmsbf.mask.nxv1i1(
|
|
<vscale x 1 x i1> %0,
|
|
<vscale x 1 x i1> %1,
|
|
<vscale x 1 x i1> %2,
|
|
i64 %3)
|
|
ret <vscale x 1 x i1> %a
|
|
}
|
|
|
|
declare <vscale x 2 x i1> @llvm.riscv.vmsbf.nxv2i1(
|
|
<vscale x 2 x i1>,
|
|
i64);
|
|
|
|
define <vscale x 2 x i1> @intrinsic_vmsbf_m_nxv2i1(<vscale x 2 x i1> %0, i64 %1) nounwind {
|
|
; CHECK-LABEL: intrinsic_vmsbf_m_nxv2i1:
|
|
; CHECK: # %bb.0: # %entry
|
|
; CHECK-NEXT: vsetvli a0, a0, e8,mf4,ta,mu
|
|
; CHECK-NEXT: vmsbf.m v25, v0
|
|
; CHECK-NEXT: vmv1r.v v0, v25
|
|
; CHECK-NEXT: jalr zero, 0(ra)
|
|
entry:
|
|
%a = call <vscale x 2 x i1> @llvm.riscv.vmsbf.nxv2i1(
|
|
<vscale x 2 x i1> %0,
|
|
i64 %1)
|
|
ret <vscale x 2 x i1> %a
|
|
}
|
|
|
|
declare <vscale x 2 x i1> @llvm.riscv.vmsbf.mask.nxv2i1(
|
|
<vscale x 2 x i1>,
|
|
<vscale x 2 x i1>,
|
|
<vscale x 2 x i1>,
|
|
i64);
|
|
|
|
define <vscale x 2 x i1> @intrinsic_vmsbf_mask_m_nxv2i1_nxv2i1(<vscale x 2 x i1> %0, <vscale x 2 x i1> %1, <vscale x 2 x i1> %2, i64 %3) nounwind {
|
|
; CHECK-LABEL: intrinsic_vmsbf_mask_m_nxv2i1_nxv2i1:
|
|
; CHECK: # %bb.0: # %entry
|
|
; CHECK-NEXT: vmv1r.v v25, v0
|
|
; CHECK-NEXT: vsetvli a0, a0, e8,mf4,tu,mu
|
|
; CHECK-NEXT: vmv1r.v v0, v9
|
|
; CHECK-NEXT: vmsbf.m v25, v8, v0.t
|
|
; CHECK-NEXT: vmv1r.v v0, v25
|
|
; CHECK-NEXT: jalr zero, 0(ra)
|
|
entry:
|
|
%a = call <vscale x 2 x i1> @llvm.riscv.vmsbf.mask.nxv2i1(
|
|
<vscale x 2 x i1> %0,
|
|
<vscale x 2 x i1> %1,
|
|
<vscale x 2 x i1> %2,
|
|
i64 %3)
|
|
ret <vscale x 2 x i1> %a
|
|
}
|
|
|
|
declare <vscale x 4 x i1> @llvm.riscv.vmsbf.nxv4i1(
|
|
<vscale x 4 x i1>,
|
|
i64);
|
|
|
|
define <vscale x 4 x i1> @intrinsic_vmsbf_m_nxv4i1(<vscale x 4 x i1> %0, i64 %1) nounwind {
|
|
; CHECK-LABEL: intrinsic_vmsbf_m_nxv4i1:
|
|
; CHECK: # %bb.0: # %entry
|
|
; CHECK-NEXT: vsetvli a0, a0, e8,mf2,ta,mu
|
|
; CHECK-NEXT: vmsbf.m v25, v0
|
|
; CHECK-NEXT: vmv1r.v v0, v25
|
|
; CHECK-NEXT: jalr zero, 0(ra)
|
|
entry:
|
|
%a = call <vscale x 4 x i1> @llvm.riscv.vmsbf.nxv4i1(
|
|
<vscale x 4 x i1> %0,
|
|
i64 %1)
|
|
ret <vscale x 4 x i1> %a
|
|
}
|
|
|
|
declare <vscale x 4 x i1> @llvm.riscv.vmsbf.mask.nxv4i1(
|
|
<vscale x 4 x i1>,
|
|
<vscale x 4 x i1>,
|
|
<vscale x 4 x i1>,
|
|
i64);
|
|
|
|
define <vscale x 4 x i1> @intrinsic_vmsbf_mask_m_nxv4i1_nxv4i1(<vscale x 4 x i1> %0, <vscale x 4 x i1> %1, <vscale x 4 x i1> %2, i64 %3) nounwind {
|
|
; CHECK-LABEL: intrinsic_vmsbf_mask_m_nxv4i1_nxv4i1:
|
|
; CHECK: # %bb.0: # %entry
|
|
; CHECK-NEXT: vmv1r.v v25, v0
|
|
; CHECK-NEXT: vsetvli a0, a0, e8,mf2,tu,mu
|
|
; CHECK-NEXT: vmv1r.v v0, v9
|
|
; CHECK-NEXT: vmsbf.m v25, v8, v0.t
|
|
; CHECK-NEXT: vmv1r.v v0, v25
|
|
; CHECK-NEXT: jalr zero, 0(ra)
|
|
entry:
|
|
%a = call <vscale x 4 x i1> @llvm.riscv.vmsbf.mask.nxv4i1(
|
|
<vscale x 4 x i1> %0,
|
|
<vscale x 4 x i1> %1,
|
|
<vscale x 4 x i1> %2,
|
|
i64 %3)
|
|
ret <vscale x 4 x i1> %a
|
|
}
|
|
|
|
declare <vscale x 8 x i1> @llvm.riscv.vmsbf.nxv8i1(
|
|
<vscale x 8 x i1>,
|
|
i64);
|
|
|
|
define <vscale x 8 x i1> @intrinsic_vmsbf_m_nxv8i1(<vscale x 8 x i1> %0, i64 %1) nounwind {
|
|
; CHECK-LABEL: intrinsic_vmsbf_m_nxv8i1:
|
|
; CHECK: # %bb.0: # %entry
|
|
; CHECK-NEXT: vsetvli a0, a0, e8,m1,ta,mu
|
|
; CHECK-NEXT: vmsbf.m v25, v0
|
|
; CHECK-NEXT: vmv1r.v v0, v25
|
|
; CHECK-NEXT: jalr zero, 0(ra)
|
|
entry:
|
|
%a = call <vscale x 8 x i1> @llvm.riscv.vmsbf.nxv8i1(
|
|
<vscale x 8 x i1> %0,
|
|
i64 %1)
|
|
ret <vscale x 8 x i1> %a
|
|
}
|
|
|
|
declare <vscale x 8 x i1> @llvm.riscv.vmsbf.mask.nxv8i1(
|
|
<vscale x 8 x i1>,
|
|
<vscale x 8 x i1>,
|
|
<vscale x 8 x i1>,
|
|
i64);
|
|
|
|
define <vscale x 8 x i1> @intrinsic_vmsbf_mask_m_nxv8i1_nxv8i1(<vscale x 8 x i1> %0, <vscale x 8 x i1> %1, <vscale x 8 x i1> %2, i64 %3) nounwind {
|
|
; CHECK-LABEL: intrinsic_vmsbf_mask_m_nxv8i1_nxv8i1:
|
|
; CHECK: # %bb.0: # %entry
|
|
; CHECK-NEXT: vmv1r.v v25, v0
|
|
; CHECK-NEXT: vsetvli a0, a0, e8,m1,tu,mu
|
|
; CHECK-NEXT: vmv1r.v v0, v9
|
|
; CHECK-NEXT: vmsbf.m v25, v8, v0.t
|
|
; CHECK-NEXT: vmv1r.v v0, v25
|
|
; CHECK-NEXT: jalr zero, 0(ra)
|
|
entry:
|
|
%a = call <vscale x 8 x i1> @llvm.riscv.vmsbf.mask.nxv8i1(
|
|
<vscale x 8 x i1> %0,
|
|
<vscale x 8 x i1> %1,
|
|
<vscale x 8 x i1> %2,
|
|
i64 %3)
|
|
ret <vscale x 8 x i1> %a
|
|
}
|
|
|
|
declare <vscale x 16 x i1> @llvm.riscv.vmsbf.nxv16i1(
|
|
<vscale x 16 x i1>,
|
|
i64);
|
|
|
|
define <vscale x 16 x i1> @intrinsic_vmsbf_m_nxv16i1(<vscale x 16 x i1> %0, i64 %1) nounwind {
|
|
; CHECK-LABEL: intrinsic_vmsbf_m_nxv16i1:
|
|
; CHECK: # %bb.0: # %entry
|
|
; CHECK-NEXT: vsetvli a0, a0, e8,m2,ta,mu
|
|
; CHECK-NEXT: vmsbf.m v25, v0
|
|
; CHECK-NEXT: vmv1r.v v0, v25
|
|
; CHECK-NEXT: jalr zero, 0(ra)
|
|
entry:
|
|
%a = call <vscale x 16 x i1> @llvm.riscv.vmsbf.nxv16i1(
|
|
<vscale x 16 x i1> %0,
|
|
i64 %1)
|
|
ret <vscale x 16 x i1> %a
|
|
}
|
|
|
|
declare <vscale x 16 x i1> @llvm.riscv.vmsbf.mask.nxv16i1(
|
|
<vscale x 16 x i1>,
|
|
<vscale x 16 x i1>,
|
|
<vscale x 16 x i1>,
|
|
i64);
|
|
|
|
define <vscale x 16 x i1> @intrinsic_vmsbf_mask_m_nxv16i1_nxv16i1(<vscale x 16 x i1> %0, <vscale x 16 x i1> %1, <vscale x 16 x i1> %2, i64 %3) nounwind {
|
|
; CHECK-LABEL: intrinsic_vmsbf_mask_m_nxv16i1_nxv16i1:
|
|
; CHECK: # %bb.0: # %entry
|
|
; CHECK-NEXT: vmv1r.v v25, v0
|
|
; CHECK-NEXT: vsetvli a0, a0, e8,m2,tu,mu
|
|
; CHECK-NEXT: vmv1r.v v0, v9
|
|
; CHECK-NEXT: vmsbf.m v25, v8, v0.t
|
|
; CHECK-NEXT: vmv1r.v v0, v25
|
|
; CHECK-NEXT: jalr zero, 0(ra)
|
|
entry:
|
|
%a = call <vscale x 16 x i1> @llvm.riscv.vmsbf.mask.nxv16i1(
|
|
<vscale x 16 x i1> %0,
|
|
<vscale x 16 x i1> %1,
|
|
<vscale x 16 x i1> %2,
|
|
i64 %3)
|
|
ret <vscale x 16 x i1> %a
|
|
}
|
|
|
|
declare <vscale x 32 x i1> @llvm.riscv.vmsbf.nxv32i1(
|
|
<vscale x 32 x i1>,
|
|
i64);
|
|
|
|
define <vscale x 32 x i1> @intrinsic_vmsbf_m_nxv32i1(<vscale x 32 x i1> %0, i64 %1) nounwind {
|
|
; CHECK-LABEL: intrinsic_vmsbf_m_nxv32i1:
|
|
; CHECK: # %bb.0: # %entry
|
|
; CHECK-NEXT: vsetvli a0, a0, e8,m4,ta,mu
|
|
; CHECK-NEXT: vmsbf.m v25, v0
|
|
; CHECK-NEXT: vmv1r.v v0, v25
|
|
; CHECK-NEXT: jalr zero, 0(ra)
|
|
entry:
|
|
%a = call <vscale x 32 x i1> @llvm.riscv.vmsbf.nxv32i1(
|
|
<vscale x 32 x i1> %0,
|
|
i64 %1)
|
|
ret <vscale x 32 x i1> %a
|
|
}
|
|
|
|
declare <vscale x 32 x i1> @llvm.riscv.vmsbf.mask.nxv32i1(
|
|
<vscale x 32 x i1>,
|
|
<vscale x 32 x i1>,
|
|
<vscale x 32 x i1>,
|
|
i64);
|
|
|
|
define <vscale x 32 x i1> @intrinsic_vmsbf_mask_m_nxv32i1_nxv32i1(<vscale x 32 x i1> %0, <vscale x 32 x i1> %1, <vscale x 32 x i1> %2, i64 %3) nounwind {
|
|
; CHECK-LABEL: intrinsic_vmsbf_mask_m_nxv32i1_nxv32i1:
|
|
; CHECK: # %bb.0: # %entry
|
|
; CHECK-NEXT: vmv1r.v v25, v0
|
|
; CHECK-NEXT: vsetvli a0, a0, e8,m4,tu,mu
|
|
; CHECK-NEXT: vmv1r.v v0, v9
|
|
; CHECK-NEXT: vmsbf.m v25, v8, v0.t
|
|
; CHECK-NEXT: vmv1r.v v0, v25
|
|
; CHECK-NEXT: jalr zero, 0(ra)
|
|
entry:
|
|
%a = call <vscale x 32 x i1> @llvm.riscv.vmsbf.mask.nxv32i1(
|
|
<vscale x 32 x i1> %0,
|
|
<vscale x 32 x i1> %1,
|
|
<vscale x 32 x i1> %2,
|
|
i64 %3)
|
|
ret <vscale x 32 x i1> %a
|
|
}
|
|
|
|
declare <vscale x 64 x i1> @llvm.riscv.vmsbf.nxv64i1(
|
|
<vscale x 64 x i1>,
|
|
i64);
|
|
|
|
define <vscale x 64 x i1> @intrinsic_vmsbf_m_nxv64i1(<vscale x 64 x i1> %0, i64 %1) nounwind {
|
|
; CHECK-LABEL: intrinsic_vmsbf_m_nxv64i1:
|
|
; CHECK: # %bb.0: # %entry
|
|
; CHECK-NEXT: vsetvli a0, a0, e8,m8,ta,mu
|
|
; CHECK-NEXT: vmsbf.m v25, v0
|
|
; CHECK-NEXT: vmv1r.v v0, v25
|
|
; CHECK-NEXT: jalr zero, 0(ra)
|
|
entry:
|
|
%a = call <vscale x 64 x i1> @llvm.riscv.vmsbf.nxv64i1(
|
|
<vscale x 64 x i1> %0,
|
|
i64 %1)
|
|
ret <vscale x 64 x i1> %a
|
|
}
|
|
|
|
declare <vscale x 64 x i1> @llvm.riscv.vmsbf.mask.nxv64i1(
|
|
<vscale x 64 x i1>,
|
|
<vscale x 64 x i1>,
|
|
<vscale x 64 x i1>,
|
|
i64);
|
|
|
|
define <vscale x 64 x i1> @intrinsic_vmsbf_mask_m_nxv64i1_nxv64i1(<vscale x 64 x i1> %0, <vscale x 64 x i1> %1, <vscale x 64 x i1> %2, i64 %3) nounwind {
|
|
; CHECK-LABEL: intrinsic_vmsbf_mask_m_nxv64i1_nxv64i1:
|
|
; CHECK: # %bb.0: # %entry
|
|
; CHECK-NEXT: vmv1r.v v25, v0
|
|
; CHECK-NEXT: vsetvli a0, a0, e8,m8,tu,mu
|
|
; CHECK-NEXT: vmv1r.v v0, v9
|
|
; CHECK-NEXT: vmsbf.m v25, v8, v0.t
|
|
; CHECK-NEXT: vmv1r.v v0, v25
|
|
; CHECK-NEXT: jalr zero, 0(ra)
|
|
entry:
|
|
%a = call <vscale x 64 x i1> @llvm.riscv.vmsbf.mask.nxv64i1(
|
|
<vscale x 64 x i1> %0,
|
|
<vscale x 64 x i1> %1,
|
|
<vscale x 64 x i1> %2,
|
|
i64 %3)
|
|
ret <vscale x 64 x i1> %a
|
|
}
|