llvm-for-llvmta/lib/Target/Sparc
Nils Hölscher 3500bf8dde first commit 2022-04-25 10:02:23 +02:00
..
AsmParser first commit 2022-04-25 10:02:23 +02:00
Disassembler first commit 2022-04-25 10:02:23 +02:00
MCTargetDesc first commit 2022-04-25 10:02:23 +02:00
TargetInfo first commit 2022-04-25 10:02:23 +02:00
CMakeLists.txt first commit 2022-04-25 10:02:23 +02:00
DelaySlotFiller.cpp first commit 2022-04-25 10:02:23 +02:00
LeonFeatures.td first commit 2022-04-25 10:02:23 +02:00
LeonPasses.cpp first commit 2022-04-25 10:02:23 +02:00
LeonPasses.h first commit 2022-04-25 10:02:23 +02:00
README.txt first commit 2022-04-25 10:02:23 +02:00
Sparc.h first commit 2022-04-25 10:02:23 +02:00
Sparc.td first commit 2022-04-25 10:02:23 +02:00
SparcAsmPrinter.cpp first commit 2022-04-25 10:02:23 +02:00
SparcCallingConv.td first commit 2022-04-25 10:02:23 +02:00
SparcFrameLowering.cpp first commit 2022-04-25 10:02:23 +02:00
SparcFrameLowering.h first commit 2022-04-25 10:02:23 +02:00
SparcISelDAGToDAG.cpp first commit 2022-04-25 10:02:23 +02:00
SparcISelLowering.cpp first commit 2022-04-25 10:02:23 +02:00
SparcISelLowering.h first commit 2022-04-25 10:02:23 +02:00
SparcInstr64Bit.td first commit 2022-04-25 10:02:23 +02:00
SparcInstrAliases.td first commit 2022-04-25 10:02:23 +02:00
SparcInstrFormats.td first commit 2022-04-25 10:02:23 +02:00
SparcInstrInfo.cpp first commit 2022-04-25 10:02:23 +02:00
SparcInstrInfo.h first commit 2022-04-25 10:02:23 +02:00
SparcInstrInfo.td first commit 2022-04-25 10:02:23 +02:00
SparcInstrVIS.td first commit 2022-04-25 10:02:23 +02:00
SparcMCInstLower.cpp first commit 2022-04-25 10:02:23 +02:00
SparcMachineFunctionInfo.cpp first commit 2022-04-25 10:02:23 +02:00
SparcMachineFunctionInfo.h first commit 2022-04-25 10:02:23 +02:00
SparcRegisterInfo.cpp first commit 2022-04-25 10:02:23 +02:00
SparcRegisterInfo.h first commit 2022-04-25 10:02:23 +02:00
SparcRegisterInfo.td first commit 2022-04-25 10:02:23 +02:00
SparcSchedule.td first commit 2022-04-25 10:02:23 +02:00
SparcSubtarget.cpp first commit 2022-04-25 10:02:23 +02:00
SparcSubtarget.h first commit 2022-04-25 10:02:23 +02:00
SparcTargetMachine.cpp first commit 2022-04-25 10:02:23 +02:00
SparcTargetMachine.h first commit 2022-04-25 10:02:23 +02:00
SparcTargetObjectFile.cpp first commit 2022-04-25 10:02:23 +02:00
SparcTargetObjectFile.h first commit 2022-04-25 10:02:23 +02:00

README.txt

To-do
-----

* Keep the address of the constant pool in a register instead of forming its
  address all of the time.
* We can fold small constant offsets into the %hi/%lo references to constant
  pool addresses as well.
* When in V9 mode, register allocate %icc[0-3].
* Add support for isel'ing UMUL_LOHI instead of marking it as Expand.
* Emit the 'Branch on Integer Register with Prediction' instructions.  It's
  not clear how to write a pattern for this though:

float %t1(int %a, int* %p) {
        %C = seteq int %a, 0
        br bool %C, label %T, label %F
T:
        store int 123, int* %p
        br label %F
F:
        ret float undef
}

codegens to this:

t1:
        save -96, %o6, %o6
1)      subcc %i0, 0, %l0
1)      bne .LBBt1_2    ! F
        nop
.LBBt1_1:       ! T
        or %g0, 123, %l0
        st %l0, [%i1]
.LBBt1_2:       ! F
        restore %g0, %g0, %g0
        retl
        nop

1) should be replaced with a brz in V9 mode.

* Same as above, but emit conditional move on register zero (p192) in V9
  mode.  Testcase:

int %t1(int %a, int %b) {
        %C = seteq int %a, 0
        %D = select bool %C, int %a, int %b
        ret int %D
}

* Emit MULX/[SU]DIVX instructions in V9 mode instead of fiddling
  with the Y register, if they are faster.

* Codegen bswap(load)/store(bswap) -> load/store ASI

* Implement frame pointer elimination, e.g. eliminate save/restore for
  leaf fns.
* Fill delay slots

* Use %g0 directly to materialize 0. No instruction is required.