105 lines
3.3 KiB
Plaintext
105 lines
3.3 KiB
Plaintext
|
# NOTE: Assertions have been autogenerated by utils/update_mir_test_checks.py
|
||
|
# RUN: llc -mtriple=amdgcn-mesa-mesa3d -mcpu=tahiti -run-pass=legalizer %s -o - | FileCheck -check-prefix=SI %s
|
||
|
|
||
|
--- |
|
||
|
|
||
|
define i32 @widen_load_range0_tbaa(i24 addrspace(1)* %ptr) {
|
||
|
%load = load i24, i24 addrspace(1)* %ptr, !range !0, !tbaa !1
|
||
|
%zext = zext i24 %load to i32
|
||
|
ret i32 %zext
|
||
|
}
|
||
|
|
||
|
define i32 @widen_load_range1_tbaa(i24 addrspace(1)* %ptr) {
|
||
|
%load = load i24, i24 addrspace(1)* %ptr, !range !0, !tbaa !1
|
||
|
%zext = zext i24 %load to i32
|
||
|
ret i32 %zext
|
||
|
}
|
||
|
|
||
|
define i32 @widen_load_tbaa0(i24 addrspace(1)* %ptr) {
|
||
|
%load = load i24, i24 addrspace(1)* %ptr, !tbaa !1
|
||
|
%zext = zext i24 %load to i32
|
||
|
ret i32 %zext
|
||
|
}
|
||
|
|
||
|
define i32 @widen_load_tbaa1(i24 addrspace(1)* %ptr) {
|
||
|
%load = load i24, i24 addrspace(1)* %ptr, !tbaa !1
|
||
|
%zext = zext i24 %load to i32
|
||
|
ret i32 %zext
|
||
|
}
|
||
|
|
||
|
!0 = !{i24 0, i24 1048575}
|
||
|
!1 = !{!"omnipotent char", !2}
|
||
|
!2 = !{!"Simple C/C++ TBAA"}
|
||
|
...
|
||
|
|
||
|
# Make sure range metadata is not preserved when widening loads, but
|
||
|
# tbaa is.
|
||
|
---
|
||
|
name: widen_load_range0_tbaa
|
||
|
body: |
|
||
|
bb.0:
|
||
|
liveins: $vgpr0_vgpr1
|
||
|
; SI-LABEL: name: widen_load_range0_tbaa
|
||
|
; SI: [[COPY:%[0-9]+]]:_(p1) = COPY $vgpr0_vgpr1
|
||
|
; SI: [[LOAD:%[0-9]+]]:_(s32) = G_LOAD [[COPY]](p1) :: (load 4, !tbaa !1, addrspace 1)
|
||
|
; SI: [[C:%[0-9]+]]:_(s32) = G_CONSTANT i32 16777215
|
||
|
; SI: [[COPY1:%[0-9]+]]:_(s32) = COPY [[LOAD]](s32)
|
||
|
; SI: [[AND:%[0-9]+]]:_(s32) = G_AND [[COPY1]], [[C]]
|
||
|
; SI: $vgpr0 = COPY [[AND]](s32)
|
||
|
%0:_(p1) = COPY $vgpr0_vgpr1
|
||
|
%1:_(s24) = G_LOAD %0 :: (load 3, align 4, addrspace 1, !range !0, !tbaa !1)
|
||
|
%2:_(s32) = G_ZEXT %1
|
||
|
$vgpr0 = COPY %2
|
||
|
|
||
|
...
|
||
|
|
||
|
# Result register type already matches the widened memory type.
|
||
|
---
|
||
|
name: widen_load_range1_tbaa
|
||
|
body: |
|
||
|
bb.0:
|
||
|
liveins: $vgpr0_vgpr1
|
||
|
; SI-LABEL: name: widen_load_range1_tbaa
|
||
|
; SI: [[COPY:%[0-9]+]]:_(p1) = COPY $vgpr0_vgpr1
|
||
|
; SI: [[LOAD:%[0-9]+]]:_(s32) = G_LOAD [[COPY]](p1) :: (load 4, !tbaa !1, addrspace 1)
|
||
|
; SI: $vgpr0 = COPY [[LOAD]](s32)
|
||
|
%0:_(p1) = COPY $vgpr0_vgpr1
|
||
|
%1:_(s32) = G_LOAD %0 :: (load 3, align 4, addrspace 1, !range !0, !tbaa !1)
|
||
|
$vgpr0 = COPY %1
|
||
|
|
||
|
...
|
||
|
---
|
||
|
name: widen_load_tbaa0
|
||
|
body: |
|
||
|
bb.0:
|
||
|
liveins: $vgpr0_vgpr1
|
||
|
; SI-LABEL: name: widen_load_tbaa0
|
||
|
; SI: [[COPY:%[0-9]+]]:_(p1) = COPY $vgpr0_vgpr1
|
||
|
; SI: [[LOAD:%[0-9]+]]:_(s32) = G_LOAD [[COPY]](p1) :: (load 4, !tbaa !1, addrspace 1)
|
||
|
; SI: [[C:%[0-9]+]]:_(s32) = G_CONSTANT i32 16777215
|
||
|
; SI: [[COPY1:%[0-9]+]]:_(s32) = COPY [[LOAD]](s32)
|
||
|
; SI: [[AND:%[0-9]+]]:_(s32) = G_AND [[COPY1]], [[C]]
|
||
|
; SI: $vgpr0 = COPY [[AND]](s32)
|
||
|
%0:_(p1) = COPY $vgpr0_vgpr1
|
||
|
%1:_(s24) = G_LOAD %0 :: (load 3, align 4, addrspace 1, !tbaa !1)
|
||
|
%2:_(s32) = G_ZEXT %1
|
||
|
$vgpr0 = COPY %2
|
||
|
|
||
|
...
|
||
|
|
||
|
# Result register type already matches the widened memory type.
|
||
|
---
|
||
|
name: widen_load_tbaa1
|
||
|
body: |
|
||
|
bb.0:
|
||
|
liveins: $vgpr0_vgpr1
|
||
|
; SI-LABEL: name: widen_load_tbaa1
|
||
|
; SI: [[COPY:%[0-9]+]]:_(p1) = COPY $vgpr0_vgpr1
|
||
|
; SI: [[LOAD:%[0-9]+]]:_(s32) = G_LOAD [[COPY]](p1) :: (load 4, !tbaa !1, addrspace 1)
|
||
|
; SI: $vgpr0 = COPY [[LOAD]](s32)
|
||
|
%0:_(p1) = COPY $vgpr0_vgpr1
|
||
|
%1:_(s32) = G_LOAD %0 :: (load 3, align 4, addrspace 1, !tbaa !1)
|
||
|
$vgpr0 = COPY %1
|
||
|
|
||
|
...
|