llvm-for-llvmta/test/CodeGen/SystemZ/vec-or-01.ll

40 lines
958 B
LLVM
Raw Normal View History

2022-04-25 10:02:23 +02:00
; Test vector OR.
;
; RUN: llc < %s -mtriple=s390x-linux-gnu -mcpu=z13 | FileCheck %s
; Test a v16i8 OR.
define <16 x i8> @f1(<16 x i8> %dummy, <16 x i8> %val1, <16 x i8> %val2) {
; CHECK-LABEL: f1:
; CHECK: vo %v24, %v26, %v28
; CHECK: br %r14
%ret = or <16 x i8> %val1, %val2
ret <16 x i8> %ret
}
; Test a v8i16 OR.
define <8 x i16> @f2(<8 x i16> %dummy, <8 x i16> %val1, <8 x i16> %val2) {
; CHECK-LABEL: f2:
; CHECK: vo %v24, %v26, %v28
; CHECK: br %r14
%ret = or <8 x i16> %val1, %val2
ret <8 x i16> %ret
}
; Test a v4i32 OR.
define <4 x i32> @f3(<4 x i32> %dummy, <4 x i32> %val1, <4 x i32> %val2) {
; CHECK-LABEL: f3:
; CHECK: vo %v24, %v26, %v28
; CHECK: br %r14
%ret = or <4 x i32> %val1, %val2
ret <4 x i32> %ret
}
; Test a v2i64 OR.
define <2 x i64> @f4(<2 x i64> %dummy, <2 x i64> %val1, <2 x i64> %val2) {
; CHECK-LABEL: f4:
; CHECK: vo %v24, %v26, %v28
; CHECK: br %r14
%ret = or <2 x i64> %val1, %val2
ret <2 x i64> %ret
}