49 lines
1.8 KiB
ArmAsm
49 lines
1.8 KiB
ArmAsm
|
# NOTE: Assertions have been autogenerated by utils/update_mca_test_checks.py
|
||
|
# RUN: llvm-mca -mtriple=x86_64-unknown-unknown -mcpu=x86-64 -iterations=1 -resource-pressure=false -timeline < %s | FileCheck %s
|
||
|
|
||
|
imul %rax, %rbx
|
||
|
lzcnt %ax, %bx
|
||
|
add %ecx, %ebx
|
||
|
|
||
|
# CHECK: Iterations: 1
|
||
|
# CHECK-NEXT: Instructions: 3
|
||
|
# CHECK-NEXT: Total Cycles: 8
|
||
|
# CHECK-NEXT: Total uOps: 3
|
||
|
|
||
|
# CHECK: Dispatch Width: 4
|
||
|
# CHECK-NEXT: uOps Per Cycle: 0.38
|
||
|
# CHECK-NEXT: IPC: 0.38
|
||
|
# CHECK-NEXT: Block RThroughput: 2.0
|
||
|
|
||
|
# CHECK: Instruction Info:
|
||
|
# CHECK-NEXT: [1]: #uOps
|
||
|
# CHECK-NEXT: [2]: Latency
|
||
|
# CHECK-NEXT: [3]: RThroughput
|
||
|
# CHECK-NEXT: [4]: MayLoad
|
||
|
# CHECK-NEXT: [5]: MayStore
|
||
|
# CHECK-NEXT: [6]: HasSideEffects (U)
|
||
|
|
||
|
# CHECK: [1] [2] [3] [4] [5] [6] Instructions:
|
||
|
# CHECK-NEXT: 1 3 1.00 imulq %rax, %rbx
|
||
|
# CHECK-NEXT: 1 3 1.00 lzcntw %ax, %bx
|
||
|
# CHECK-NEXT: 1 1 0.33 addl %ecx, %ebx
|
||
|
|
||
|
# CHECK: Timeline view:
|
||
|
# CHECK-NEXT: Index 01234567
|
||
|
|
||
|
# CHECK: [0,0] DeeeER . imulq %rax, %rbx
|
||
|
# CHECK-NEXT: [0,1] D=eeeER. lzcntw %ax, %bx
|
||
|
# CHECK-NEXT: [0,2] D====eER addl %ecx, %ebx
|
||
|
|
||
|
# CHECK: Average Wait times (based on the timeline view):
|
||
|
# CHECK-NEXT: [0]: Executions
|
||
|
# CHECK-NEXT: [1]: Average time spent waiting in a scheduler's queue
|
||
|
# CHECK-NEXT: [2]: Average time spent waiting in a scheduler's queue while ready
|
||
|
# CHECK-NEXT: [3]: Average time elapsed from WB until retire stage
|
||
|
|
||
|
# CHECK: [0] [1] [2] [3]
|
||
|
# CHECK-NEXT: 0. 1 1.0 1.0 0.0 imulq %rax, %rbx
|
||
|
# CHECK-NEXT: 1. 1 2.0 2.0 0.0 lzcntw %ax, %bx
|
||
|
# CHECK-NEXT: 2. 1 5.0 0.0 0.0 addl %ecx, %ebx
|
||
|
# CHECK-NEXT: 1 2.7 1.0 0.0 <total>
|