llvm-for-llvmta/test/MC/AArch64/SVE/ldnf1b.s

105 lines
3.9 KiB
ArmAsm
Raw Permalink Normal View History

2022-04-25 10:02:23 +02:00
// RUN: llvm-mc -triple=aarch64 -show-encoding -mattr=+sve < %s \
// RUN: | FileCheck %s --check-prefixes=CHECK-ENCODING,CHECK-INST
// RUN: not llvm-mc -triple=aarch64 -show-encoding < %s 2>&1 \
// RUN: | FileCheck %s --check-prefix=CHECK-ERROR
// RUN: llvm-mc -triple=aarch64 -filetype=obj -mattr=+sve < %s \
// RUN: | llvm-objdump -d --mattr=+sve - | FileCheck %s --check-prefix=CHECK-INST
// RUN: llvm-mc -triple=aarch64 -filetype=obj -mattr=+sve < %s \
// RUN: | llvm-objdump -d - | FileCheck %s --check-prefix=CHECK-UNKNOWN
ldnf1b z0.b, p0/z, [x0]
// CHECK-INST: ldnf1b { z0.b }, p0/z, [x0]
// CHECK-ENCODING: [0x00,0xa0,0x10,0xa4]
// CHECK-ERROR: instruction requires: sve
// CHECK-UNKNOWN: 00 a0 10 a4 <unknown>
ldnf1b z0.h, p0/z, [x0]
// CHECK-INST: ldnf1b { z0.h }, p0/z, [x0]
// CHECK-ENCODING: [0x00,0xa0,0x30,0xa4]
// CHECK-ERROR: instruction requires: sve
// CHECK-UNKNOWN: 00 a0 30 a4 <unknown>
ldnf1b z0.s, p0/z, [x0]
// CHECK-INST: ldnf1b { z0.s }, p0/z, [x0]
// CHECK-ENCODING: [0x00,0xa0,0x50,0xa4]
// CHECK-ERROR: instruction requires: sve
// CHECK-UNKNOWN: 00 a0 50 a4 <unknown>
ldnf1b z0.d, p0/z, [x0]
// CHECK-INST: ldnf1b { z0.d }, p0/z, [x0]
// CHECK-ENCODING: [0x00,0xa0,0x70,0xa4]
// CHECK-ERROR: instruction requires: sve
// CHECK-UNKNOWN: 00 a0 70 a4 <unknown>
ldnf1b { z0.b }, p0/z, [x0]
// CHECK-INST: ldnf1b { z0.b }, p0/z, [x0]
// CHECK-ENCODING: [0x00,0xa0,0x10,0xa4]
// CHECK-ERROR: instruction requires: sve
// CHECK-UNKNOWN: 00 a0 10 a4 <unknown>
ldnf1b { z0.h }, p0/z, [x0]
// CHECK-INST: ldnf1b { z0.h }, p0/z, [x0]
// CHECK-ENCODING: [0x00,0xa0,0x30,0xa4]
// CHECK-ERROR: instruction requires: sve
// CHECK-UNKNOWN: 00 a0 30 a4 <unknown>
ldnf1b { z0.s }, p0/z, [x0]
// CHECK-INST: ldnf1b { z0.s }, p0/z, [x0]
// CHECK-ENCODING: [0x00,0xa0,0x50,0xa4]
// CHECK-ERROR: instruction requires: sve
// CHECK-UNKNOWN: 00 a0 50 a4 <unknown>
ldnf1b { z0.d }, p0/z, [x0]
// CHECK-INST: ldnf1b { z0.d }, p0/z, [x0]
// CHECK-ENCODING: [0x00,0xa0,0x70,0xa4]
// CHECK-ERROR: instruction requires: sve
// CHECK-UNKNOWN: 00 a0 70 a4 <unknown>
ldnf1b { z31.b }, p7/z, [sp, #-1, mul vl]
// CHECK-INST: ldnf1b { z31.b }, p7/z, [sp, #-1, mul vl]
// CHECK-ENCODING: [0xff,0xbf,0x1f,0xa4]
// CHECK-ERROR: instruction requires: sve
// CHECK-UNKNOWN: ff bf 1f a4 <unknown>
ldnf1b { z21.b }, p5/z, [x10, #5, mul vl]
// CHECK-INST: ldnf1b { z21.b }, p5/z, [x10, #5, mul vl]
// CHECK-ENCODING: [0x55,0xb5,0x15,0xa4]
// CHECK-ERROR: instruction requires: sve
// CHECK-UNKNOWN: 55 b5 15 a4 <unknown>
ldnf1b { z31.h }, p7/z, [sp, #-1, mul vl]
// CHECK-INST: ldnf1b { z31.h }, p7/z, [sp, #-1, mul vl]
// CHECK-ENCODING: [0xff,0xbf,0x3f,0xa4]
// CHECK-ERROR: instruction requires: sve
// CHECK-UNKNOWN: ff bf 3f a4 <unknown>
ldnf1b { z21.h }, p5/z, [x10, #5, mul vl]
// CHECK-INST: ldnf1b { z21.h }, p5/z, [x10, #5, mul vl]
// CHECK-ENCODING: [0x55,0xb5,0x35,0xa4]
// CHECK-ERROR: instruction requires: sve
// CHECK-UNKNOWN: 55 b5 35 a4 <unknown>
ldnf1b { z31.s }, p7/z, [sp, #-1, mul vl]
// CHECK-INST: ldnf1b { z31.s }, p7/z, [sp, #-1, mul vl]
// CHECK-ENCODING: [0xff,0xbf,0x5f,0xa4]
// CHECK-ERROR: instruction requires: sve
// CHECK-UNKNOWN: ff bf 5f a4 <unknown>
ldnf1b { z21.s }, p5/z, [x10, #5, mul vl]
// CHECK-INST: ldnf1b { z21.s }, p5/z, [x10, #5, mul vl]
// CHECK-ENCODING: [0x55,0xb5,0x55,0xa4]
// CHECK-ERROR: instruction requires: sve
// CHECK-UNKNOWN: 55 b5 55 a4 <unknown>
ldnf1b { z31.d }, p7/z, [sp, #-1, mul vl]
// CHECK-INST: ldnf1b { z31.d }, p7/z, [sp, #-1, mul vl]
// CHECK-ENCODING: [0xff,0xbf,0x7f,0xa4]
// CHECK-ERROR: instruction requires: sve
// CHECK-UNKNOWN: ff bf 7f a4 <unknown>
ldnf1b { z21.d }, p5/z, [x10, #5, mul vl]
// CHECK-INST: ldnf1b { z21.d }, p5/z, [x10, #5, mul vl]
// CHECK-ENCODING: [0x55,0xb5,0x75,0xa4]
// CHECK-ERROR: instruction requires: sve
// CHECK-UNKNOWN: 55 b5 75 a4 <unknown>