llvm-for-llvmta/test/MC/AArch64/SVE/ldff1w.s

129 lines
4.8 KiB
ArmAsm
Raw Permalink Normal View History

2022-04-25 10:02:23 +02:00
// RUN: llvm-mc -triple=aarch64 -show-encoding -mattr=+sve < %s \
// RUN: | FileCheck %s --check-prefixes=CHECK-ENCODING,CHECK-INST
// RUN: not llvm-mc -triple=aarch64 -show-encoding < %s 2>&1 \
// RUN: | FileCheck %s --check-prefix=CHECK-ERROR
// RUN: llvm-mc -triple=aarch64 -filetype=obj -mattr=+sve < %s \
// RUN: | llvm-objdump -d --mattr=+sve - | FileCheck %s --check-prefix=CHECK-INST
// RUN: llvm-mc -triple=aarch64 -filetype=obj -mattr=+sve < %s \
// RUN: | llvm-objdump -d - | FileCheck %s --check-prefix=CHECK-UNKNOWN
ldff1w { z31.d }, p7/z, [sp]
// CHECK-INST: ldff1w { z31.d }, p7/z, [sp]
// CHECK-ENCODING: [0xff,0x7f,0x7f,0xa5]
// CHECK-ERROR: instruction requires: sve
// CHECK-UNKNOWN: ff 7f 7f a5 <unknown>
ldff1w { z31.s }, p7/z, [sp]
// CHECK-INST: ldff1w { z31.s }, p7/z, [sp]
// CHECK-ENCODING: [0xff,0x7f,0x5f,0xa5]
// CHECK-ERROR: instruction requires: sve
// CHECK-UNKNOWN: ff 7f 5f a5 <unknown>
ldff1w { z31.d }, p7/z, [sp, xzr, lsl #2]
// CHECK-INST: ldff1w { z31.d }, p7/z, [sp]
// CHECK-ENCODING: [0xff,0x7f,0x7f,0xa5]
// CHECK-ERROR: instruction requires: sve
// CHECK-UNKNOWN: ff 7f 7f a5 <unknown>
ldff1w { z31.s }, p7/z, [sp, xzr, lsl #2]
// CHECK-INST: ldff1w { z31.s }, p7/z, [sp]
// CHECK-ENCODING: [0xff,0x7f,0x5f,0xa5]
// CHECK-ERROR: instruction requires: sve
// CHECK-UNKNOWN: ff 7f 5f a5 <unknown>
ldff1w { z0.s }, p0/z, [x0, x0, lsl #2]
// CHECK-INST: ldff1w { z0.s }, p0/z, [x0, x0, lsl #2]
// CHECK-ENCODING: [0x00,0x60,0x40,0xa5]
// CHECK-ERROR: instruction requires: sve
// CHECK-UNKNOWN: 00 60 40 a5 <unknown>
ldff1w { z0.d }, p0/z, [x0, x0, lsl #2]
// CHECK-INST: ldff1w { z0.d }, p0/z, [x0, x0, lsl #2]
// CHECK-ENCODING: [0x00,0x60,0x60,0xa5]
// CHECK-ERROR: instruction requires: sve
// CHECK-UNKNOWN: 00 60 60 a5 <unknown>
ldff1w { z0.s }, p0/z, [x0, z0.s, uxtw]
// CHECK-INST: ldff1w { z0.s }, p0/z, [x0, z0.s, uxtw]
// CHECK-ENCODING: [0x00,0x60,0x00,0x85]
// CHECK-ERROR: instruction requires: sve
// CHECK-UNKNOWN: 00 60 00 85 <unknown>
ldff1w { z0.s }, p0/z, [x0, z0.s, sxtw]
// CHECK-INST: ldff1w { z0.s }, p0/z, [x0, z0.s, sxtw]
// CHECK-ENCODING: [0x00,0x60,0x40,0x85]
// CHECK-ERROR: instruction requires: sve
// CHECK-UNKNOWN: 00 60 40 85 <unknown>
ldff1w { z31.s }, p7/z, [sp, z31.s, uxtw #2]
// CHECK-INST: ldff1w { z31.s }, p7/z, [sp, z31.s, uxtw #2]
// CHECK-ENCODING: [0xff,0x7f,0x3f,0x85]
// CHECK-ERROR: instruction requires: sve
// CHECK-UNKNOWN: ff 7f 3f 85 <unknown>
ldff1w { z31.s }, p7/z, [sp, z31.s, sxtw #2]
// CHECK-INST: ldff1w { z31.s }, p7/z, [sp, z31.s, sxtw #2]
// CHECK-ENCODING: [0xff,0x7f,0x7f,0x85]
// CHECK-ERROR: instruction requires: sve
// CHECK-UNKNOWN: ff 7f 7f 85 <unknown>
ldff1w { z31.d }, p7/z, [sp, z31.d]
// CHECK-INST: ldff1w { z31.d }, p7/z, [sp, z31.d]
// CHECK-ENCODING: [0xff,0xff,0x5f,0xc5]
// CHECK-ERROR: instruction requires: sve
// CHECK-UNKNOWN: ff ff 5f c5 <unknown>
ldff1w { z23.d }, p3/z, [x13, z8.d, lsl #2]
// CHECK-INST: ldff1w { z23.d }, p3/z, [x13, z8.d, lsl #2]
// CHECK-ENCODING: [0xb7,0xed,0x68,0xc5]
// CHECK-ERROR: instruction requires: sve
// CHECK-UNKNOWN: b7 ed 68 c5 <unknown>
ldff1w { z21.d }, p5/z, [x10, z21.d, uxtw]
// CHECK-INST: ldff1w { z21.d }, p5/z, [x10, z21.d, uxtw]
// CHECK-ENCODING: [0x55,0x75,0x15,0xc5]
// CHECK-ERROR: instruction requires: sve
// CHECK-UNKNOWN: 55 75 15 c5 <unknown>
ldff1w { z21.d }, p5/z, [x10, z21.d, sxtw]
// CHECK-INST: ldff1w { z21.d }, p5/z, [x10, z21.d, sxtw]
// CHECK-ENCODING: [0x55,0x75,0x55,0xc5]
// CHECK-ERROR: instruction requires: sve
// CHECK-UNKNOWN: 55 75 55 c5 <unknown>
ldff1w { z0.d }, p0/z, [x0, z0.d, uxtw #2]
// CHECK-INST: ldff1w { z0.d }, p0/z, [x0, z0.d, uxtw #2]
// CHECK-ENCODING: [0x00,0x60,0x20,0xc5]
// CHECK-ERROR: instruction requires: sve
// CHECK-UNKNOWN: 00 60 20 c5 <unknown>
ldff1w { z0.d }, p0/z, [x0, z0.d, sxtw #2]
// CHECK-INST: ldff1w { z0.d }, p0/z, [x0, z0.d, sxtw #2]
// CHECK-ENCODING: [0x00,0x60,0x60,0xc5]
// CHECK-ERROR: instruction requires: sve
// CHECK-UNKNOWN: 00 60 60 c5 <unknown>
ldff1w { z31.s }, p7/z, [z31.s, #124]
// CHECK-INST: ldff1w { z31.s }, p7/z, [z31.s, #124]
// CHECK-ENCODING: [0xff,0xff,0x3f,0x85]
// CHECK-ERROR: instruction requires: sve
// CHECK-UNKNOWN: ff ff 3f 85 <unknown>
ldff1w { z0.s }, p0/z, [z0.s]
// CHECK-INST: ldff1w { z0.s }, p0/z, [z0.s]
// CHECK-ENCODING: [0x00,0xe0,0x20,0x85]
// CHECK-ERROR: instruction requires: sve
// CHECK-UNKNOWN: 00 e0 20 85 <unknown>
ldff1w { z31.d }, p7/z, [z31.d, #124]
// CHECK-INST: ldff1w { z31.d }, p7/z, [z31.d, #124]
// CHECK-ENCODING: [0xff,0xff,0x3f,0xc5]
// CHECK-ERROR: instruction requires: sve
// CHECK-UNKNOWN: ff ff 3f c5 <unknown>
ldff1w { z0.d }, p0/z, [z0.d]
// CHECK-INST: ldff1w { z0.d }, p0/z, [z0.d]
// CHECK-ENCODING: [0x00,0xe0,0x20,0xc5]
// CHECK-ERROR: instruction requires: sve
// CHECK-UNKNOWN: 00 e0 20 c5 <unknown>