 5ade579ba9
			
		
	
	
		5ade579ba9
		
	
	
	
	
		
			
			In order to use inclusive terminology, rename max_slaves
as max_peripherals.
Patch generated using:
  $ sed -i s/slave/peripheral/ \
        hw/ssi/aspeed_smc.c include/hw/ssi/aspeed_smc.h
One line in aspeed_smc_read() has been manually tweaked
to pass checkpatch.
Reviewed-by: Thomas Huth <thuth@redhat.com>
Reviewed-by: Cédric Le Goater <clg@kaod.org>
Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com>
Message-Id: <20201012124955.3409127-2-f4bug@amsat.org>
Signed-off-by: Paolo Bonzini <pbonzini@redhat.com>
		
	
			
		
			
				
	
	
		
			120 lines
		
	
	
		
			3.1 KiB
		
	
	
	
		
			C
		
	
	
	
	
	
			
		
		
	
	
			120 lines
		
	
	
		
			3.1 KiB
		
	
	
	
		
			C
		
	
	
	
	
	
| /*
 | |
|  * ASPEED AST2400 SMC Controller (SPI Flash Only)
 | |
|  *
 | |
|  * Copyright (C) 2016 IBM Corp.
 | |
|  *
 | |
|  * Permission is hereby granted, free of charge, to any person obtaining a copy
 | |
|  * of this software and associated documentation files (the "Software"), to deal
 | |
|  * in the Software without restriction, including without limitation the rights
 | |
|  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
 | |
|  * copies of the Software, and to permit persons to whom the Software is
 | |
|  * furnished to do so, subject to the following conditions:
 | |
|  *
 | |
|  * The above copyright notice and this permission notice shall be included in
 | |
|  * all copies or substantial portions of the Software.
 | |
|  *
 | |
|  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 | |
|  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 | |
|  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
 | |
|  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 | |
|  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
 | |
|  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
 | |
|  * THE SOFTWARE.
 | |
|  */
 | |
| 
 | |
| #ifndef ASPEED_SMC_H
 | |
| #define ASPEED_SMC_H
 | |
| 
 | |
| #include "hw/ssi/ssi.h"
 | |
| #include "hw/sysbus.h"
 | |
| #include "qom/object.h"
 | |
| 
 | |
| typedef struct AspeedSegments {
 | |
|     hwaddr addr;
 | |
|     uint32_t size;
 | |
| } AspeedSegments;
 | |
| 
 | |
| struct AspeedSMCState;
 | |
| typedef struct AspeedSMCController {
 | |
|     const char *name;
 | |
|     uint8_t r_conf;
 | |
|     uint8_t r_ce_ctrl;
 | |
|     uint8_t r_ctrl0;
 | |
|     uint8_t r_timings;
 | |
|     uint8_t nregs_timings;
 | |
|     uint8_t conf_enable_w0;
 | |
|     uint8_t max_peripherals;
 | |
|     const AspeedSegments *segments;
 | |
|     hwaddr flash_window_base;
 | |
|     uint32_t flash_window_size;
 | |
|     bool has_dma;
 | |
|     hwaddr dma_flash_mask;
 | |
|     hwaddr dma_dram_mask;
 | |
|     uint32_t nregs;
 | |
|     uint32_t (*segment_to_reg)(const struct AspeedSMCState *s,
 | |
|                                const AspeedSegments *seg);
 | |
|     void (*reg_to_segment)(const struct AspeedSMCState *s, uint32_t reg,
 | |
|                            AspeedSegments *seg);
 | |
| } AspeedSMCController;
 | |
| 
 | |
| typedef struct AspeedSMCFlash {
 | |
|     struct AspeedSMCState *controller;
 | |
| 
 | |
|     uint8_t id;
 | |
|     uint32_t size;
 | |
| 
 | |
|     MemoryRegion mmio;
 | |
|     DeviceState *flash;
 | |
| } AspeedSMCFlash;
 | |
| 
 | |
| #define TYPE_ASPEED_SMC "aspeed.smc"
 | |
| OBJECT_DECLARE_TYPE(AspeedSMCState, AspeedSMCClass, ASPEED_SMC)
 | |
| 
 | |
| struct AspeedSMCClass {
 | |
|     SysBusDevice parent_obj;
 | |
|     const AspeedSMCController *ctrl;
 | |
| };
 | |
| 
 | |
| #define ASPEED_SMC_R_MAX        (0x100 / 4)
 | |
| 
 | |
| struct AspeedSMCState {
 | |
|     SysBusDevice parent_obj;
 | |
| 
 | |
|     const AspeedSMCController *ctrl;
 | |
| 
 | |
|     MemoryRegion mmio;
 | |
|     MemoryRegion mmio_flash;
 | |
| 
 | |
|     qemu_irq irq;
 | |
|     int irqline;
 | |
| 
 | |
|     uint32_t num_cs;
 | |
|     qemu_irq *cs_lines;
 | |
|     bool inject_failure;
 | |
| 
 | |
|     SSIBus *spi;
 | |
| 
 | |
|     uint32_t regs[ASPEED_SMC_R_MAX];
 | |
| 
 | |
|     /* depends on the controller type */
 | |
|     uint8_t r_conf;
 | |
|     uint8_t r_ce_ctrl;
 | |
|     uint8_t r_ctrl0;
 | |
|     uint8_t r_timings;
 | |
|     uint8_t conf_enable_w0;
 | |
| 
 | |
|     /* for DMA support */
 | |
|     uint64_t sdram_base;
 | |
| 
 | |
|     AddressSpace flash_as;
 | |
|     MemoryRegion *dram_mr;
 | |
|     AddressSpace dram_as;
 | |
| 
 | |
|     AspeedSMCFlash *flashes;
 | |
| 
 | |
|     uint8_t snoop_index;
 | |
|     uint8_t snoop_dummies;
 | |
| };
 | |
| 
 | |
| #endif /* ASPEED_SMC_H */
 |