This infrastructure will be reused for CXL RAS error injection in patches that follow. Reviewed-by: Dave Jiang <dave.jiang@intel.com> Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> Signed-off-by: Jonathan Cameron <Jonathan.Cameron@huawei.com> Message-Id: <20230302133709.30373-8-Jonathan.Cameron@huawei.com> Reviewed-by: Michael S. Tsirkin <mst@redhat.com> Signed-off-by: Michael S. Tsirkin <mst@redhat.com> Reviewed-by: Fan Ni <fan.ni@samsung.com>
		
			
				
	
	
		
			25 lines
		
	
	
		
			614 B
		
	
	
	
		
			C
		
	
	
	
	
	
			
		
		
	
	
			25 lines
		
	
	
		
			614 B
		
	
	
	
		
			C
		
	
	
	
	
	
#ifndef HW_PCI_PCI_INTERNAL_H
 | 
						|
#define HW_PCI_PCI_INTERNAL_H
 | 
						|
 | 
						|
#include "qemu/queue.h"
 | 
						|
 | 
						|
typedef struct {
 | 
						|
    uint16_t class;
 | 
						|
    const char *desc;
 | 
						|
    const char *fw_name;
 | 
						|
    uint16_t fw_ign_bits;
 | 
						|
} pci_class_desc;
 | 
						|
 | 
						|
typedef QLIST_HEAD(, PCIHostState) PCIHostStateList;
 | 
						|
 | 
						|
extern PCIHostStateList pci_host_bridges;
 | 
						|
 | 
						|
const pci_class_desc *get_class_desc(int class);
 | 
						|
PCIBus *pci_find_bus_nr(PCIBus *bus, int bus_num);
 | 
						|
void pcibus_dev_print(Monitor *mon, DeviceState *dev, int indent);
 | 
						|
 | 
						|
int pcie_aer_parse_error_string(const char *error_name,
 | 
						|
                                uint32_t *status, bool *correctable);
 | 
						|
 | 
						|
#endif
 |