 f6f72338d8
			
		
	
	
		f6f72338d8
		
	
	
	
	
		
			
			This patch adds XVentanaCondOps support to the RISC-V disassembler. Co-developed-by: LIU Zhiwei <zhiwei_liu@linux.alibaba.com> Acked-by: Alistair Francis <alistair.francis@wdc.com> Signed-off-by: Christoph Müllner <christoph.muellner@vrull.eu> Reviewed-by: Daniel Henrique Barboza <dbarboza@ventanamicro.com> Message-Id: <20230612111034.3955227-8-christoph.muellner@vrull.eu> Signed-off-by: Alistair Francis <alistair.francis@wdc.com>
		
			
				
	
	
		
			19 lines
		
	
	
		
			379 B
		
	
	
	
		
			C
		
	
	
	
	
	
			
		
		
	
	
			19 lines
		
	
	
		
			379 B
		
	
	
	
		
			C
		
	
	
	
	
	
| /*
 | |
|  * QEMU disassembler -- RISC-V specific header (xventana*).
 | |
|  *
 | |
|  * Copyright (c) 2023 VRULL GmbH
 | |
|  *
 | |
|  * SPDX-License-Identifier: GPL-2.0-or-later
 | |
|  */
 | |
| 
 | |
| #ifndef DISAS_RISCV_XVENTANA_H
 | |
| #define DISAS_RISCV_XVENTANA_H
 | |
| 
 | |
| #include "disas/riscv.h"
 | |
| 
 | |
| extern const rv_opcode_data ventana_opcode_data[];
 | |
| 
 | |
| void decode_xventanacondops(rv_decode*, rv_isa);
 | |
| 
 | |
| #endif /* DISAS_RISCV_XVENTANA_H */
 |