 a7172791e3
			
		
	
	
		a7172791e3
		
	
	
	
	
		
			
			We extend RISC-V spike machine to allow creating a multi-socket machine. Each RISC-V spike machine socket is a NUMA node having a set of HARTs, a memory instance, and a CLINT instance. Other devices are shared between all sockets. We also update the generated device tree accordingly. By default, NUMA multi-socket support is disabled for RISC-V spike machine. To enable it, users can use "-numa" command-line options of QEMU. Example1: For two NUMA nodes with 2 CPUs each, append following to command-line options: "-smp 4 -numa node -numa node" Example2: For two NUMA nodes with 1 and 3 CPUs, append following to command-line options: "-smp 4 -numa node -numa node -numa cpu,node-id=0,core-id=0 \ -numa cpu,node-id=1,core-id=1 -numa cpu,node-id=1,core-id=2 \ -numa cpu,node-id=1,core-id=3" The maximum number of sockets in a RISC-V spike machine is 8 but this limit can be changed in future. Signed-off-by: Anup Patel <anup.patel@wdc.com> Reviewed-by: Atish Patra <atish.patra@wdc.com> Message-Id: <20200616032229.766089-5-anup.patel@wdc.com> Signed-off-by: Alistair Francis <alistair.francis@wdc.com>
		
			
				
	
	
		
			55 lines
		
	
	
		
			1.4 KiB
		
	
	
	
		
			C
		
	
	
	
	
	
			
		
		
	
	
			55 lines
		
	
	
		
			1.4 KiB
		
	
	
	
		
			C
		
	
	
	
	
	
| /*
 | |
|  * Spike machine interface
 | |
|  *
 | |
|  * Copyright (c) 2017 SiFive, Inc.
 | |
|  *
 | |
|  * This program is free software; you can redistribute it and/or modify it
 | |
|  * under the terms and conditions of the GNU General Public License,
 | |
|  * version 2 or later, as published by the Free Software Foundation.
 | |
|  *
 | |
|  * This program is distributed in the hope it will be useful, but WITHOUT
 | |
|  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 | |
|  * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 | |
|  * more details.
 | |
|  *
 | |
|  * You should have received a copy of the GNU General Public License along with
 | |
|  * this program.  If not, see <http://www.gnu.org/licenses/>.
 | |
|  */
 | |
| 
 | |
| #ifndef HW_RISCV_SPIKE_H
 | |
| #define HW_RISCV_SPIKE_H
 | |
| 
 | |
| #include "hw/riscv/riscv_hart.h"
 | |
| #include "hw/sysbus.h"
 | |
| 
 | |
| #define SPIKE_CPUS_MAX 8
 | |
| #define SPIKE_SOCKETS_MAX 8
 | |
| 
 | |
| #define TYPE_SPIKE_MACHINE MACHINE_TYPE_NAME("spike")
 | |
| #define SPIKE_MACHINE(obj) \
 | |
|     OBJECT_CHECK(SpikeState, (obj), TYPE_SPIKE_MACHINE)
 | |
| 
 | |
| typedef struct {
 | |
|     /*< private >*/
 | |
|     MachineState parent;
 | |
| 
 | |
|     /*< public >*/
 | |
|     RISCVHartArrayState soc[SPIKE_SOCKETS_MAX];
 | |
|     void *fdt;
 | |
|     int fdt_size;
 | |
| } SpikeState;
 | |
| 
 | |
| enum {
 | |
|     SPIKE_MROM,
 | |
|     SPIKE_CLINT,
 | |
|     SPIKE_DRAM
 | |
| };
 | |
| 
 | |
| #if defined(TARGET_RISCV32)
 | |
| #define SPIKE_V1_10_0_CPU TYPE_RISCV_CPU_BASE32
 | |
| #elif defined(TARGET_RISCV64)
 | |
| #define SPIKE_V1_10_0_CPU TYPE_RISCV_CPU_BASE64
 | |
| #endif
 | |
| 
 | |
| #endif
 |