pull-loongarch-tcg-20250307
-----BEGIN PGP SIGNATURE----- iLMEAAEKAB0WIQS4/x2g0v3LLaCcbCxAov/yOSY+3wUCZ8pZ+gAKCRBAov/yOSY+ 3ytAA/9OHCtGa35ZAFb4BrRQirs6cfjz9mSQDmjXzmt5/2mjhlm42chnfF5h0UR4 puP2LuhpvomYsdCJDnznK8+9y9b34O5jcT8kd4jZ3Bo/fCczGPMqXy0a5lXc5IEE 7dHqZ+ksiCptHtBhoubfJzqiNDTMpgBUA2h855CUqIFhjkhDyA== =rUF7 -----END PGP SIGNATURE----- Merge tag 'pull-loongarch-20250307' of https://gitlab.com/gaosong/qemu into staging pull-loongarch-tcg-20250307 # -----BEGIN PGP SIGNATURE----- # # iLMEAAEKAB0WIQS4/x2g0v3LLaCcbCxAov/yOSY+3wUCZ8pZ+gAKCRBAov/yOSY+ # 3ytAA/9OHCtGa35ZAFb4BrRQirs6cfjz9mSQDmjXzmt5/2mjhlm42chnfF5h0UR4 # puP2LuhpvomYsdCJDnznK8+9y9b34O5jcT8kd4jZ3Bo/fCczGPMqXy0a5lXc5IEE # 7dHqZ+ksiCptHtBhoubfJzqiNDTMpgBUA2h855CUqIFhjkhDyA== # =rUF7 # -----END PGP SIGNATURE----- # gpg: Signature made Fri 07 Mar 2025 10:29:14 HKT # gpg: using RSA key B8FF1DA0D2FDCB2DA09C6C2C40A2FFF239263EDF # gpg: Good signature from "Song Gao <m17746591750@163.com>" [unknown] # gpg: WARNING: This key is not certified with a trusted signature! # gpg: There is no indication that the signature belongs to the owner. # Primary key fingerprint: B8FF 1DA0 D2FD CB2D A09C 6C2C 40A2 FFF2 3926 3EDF * tag 'pull-loongarch-20250307' of https://gitlab.com/gaosong/qemu: target/loongarch: check tlb_ps target/loongarch: fix 'make check-functional' failed Signed-off-by: Stefan Hajnoczi <stefanha@redhat.com>
This commit is contained in:
commit
cfadd798de
@ -544,6 +544,7 @@ static void loongarch_max_initfn(Object *obj)
|
|||||||
|
|
||||||
static void loongarch_cpu_reset_hold(Object *obj, ResetType type)
|
static void loongarch_cpu_reset_hold(Object *obj, ResetType type)
|
||||||
{
|
{
|
||||||
|
uint8_t tlb_ps;
|
||||||
CPUState *cs = CPU(obj);
|
CPUState *cs = CPU(obj);
|
||||||
LoongArchCPUClass *lacc = LOONGARCH_CPU_GET_CLASS(obj);
|
LoongArchCPUClass *lacc = LOONGARCH_CPU_GET_CLASS(obj);
|
||||||
CPULoongArchState *env = cpu_env(cs);
|
CPULoongArchState *env = cpu_env(cs);
|
||||||
@ -592,13 +593,17 @@ static void loongarch_cpu_reset_hold(Object *obj, ResetType type)
|
|||||||
*/
|
*/
|
||||||
env->CSR_PGDH = 0;
|
env->CSR_PGDH = 0;
|
||||||
env->CSR_PGDL = 0;
|
env->CSR_PGDL = 0;
|
||||||
env->CSR_PWCL = 0;
|
|
||||||
env->CSR_PWCH = 0;
|
env->CSR_PWCH = 0;
|
||||||
env->CSR_STLBPS = 0;
|
|
||||||
env->CSR_EENTRY = 0;
|
env->CSR_EENTRY = 0;
|
||||||
env->CSR_TLBRENTRY = 0;
|
env->CSR_TLBRENTRY = 0;
|
||||||
env->CSR_MERRENTRY = 0;
|
env->CSR_MERRENTRY = 0;
|
||||||
|
/* set CSR_PWCL.PTBASE and CSR_STLBPS.PS bits from CSR_PRCFG2 */
|
||||||
|
if (env->CSR_PRCFG2 == 0) {
|
||||||
|
env->CSR_PRCFG2 = 0x3fffff000;
|
||||||
|
}
|
||||||
|
tlb_ps = ctz32(env->CSR_PRCFG2);
|
||||||
|
env->CSR_STLBPS = FIELD_DP64(env->CSR_STLBPS, CSR_STLBPS, PS, tlb_ps);
|
||||||
|
env->CSR_PWCL = FIELD_DP64(env->CSR_PWCL, CSR_PWCL, PTBASE, tlb_ps);
|
||||||
for (n = 0; n < 4; n++) {
|
for (n = 0; n < 4; n++) {
|
||||||
env->CSR_DMW[n] = FIELD_DP64(env->CSR_DMW[n], CSR_DMW, PLV0, 0);
|
env->CSR_DMW[n] = FIELD_DP64(env->CSR_DMW[n], CSR_DMW, PLV0, 0);
|
||||||
env->CSR_DMW[n] = FIELD_DP64(env->CSR_DMW[n], CSR_DMW, PLV1, 0);
|
env->CSR_DMW[n] = FIELD_DP64(env->CSR_DMW[n], CSR_DMW, PLV1, 0);
|
||||||
|
@ -100,6 +100,7 @@ DEF_HELPER_1(rdtime_d, i64, env)
|
|||||||
DEF_HELPER_1(csrrd_pgd, i64, env)
|
DEF_HELPER_1(csrrd_pgd, i64, env)
|
||||||
DEF_HELPER_1(csrrd_cpuid, i64, env)
|
DEF_HELPER_1(csrrd_cpuid, i64, env)
|
||||||
DEF_HELPER_1(csrrd_tval, i64, env)
|
DEF_HELPER_1(csrrd_tval, i64, env)
|
||||||
|
DEF_HELPER_2(csrwr_stlbps, i64, env, tl)
|
||||||
DEF_HELPER_2(csrwr_estat, i64, env, tl)
|
DEF_HELPER_2(csrwr_estat, i64, env, tl)
|
||||||
DEF_HELPER_2(csrwr_asid, i64, env, tl)
|
DEF_HELPER_2(csrwr_asid, i64, env, tl)
|
||||||
DEF_HELPER_2(csrwr_tcfg, i64, env, tl)
|
DEF_HELPER_2(csrwr_tcfg, i64, env, tl)
|
||||||
|
@ -43,6 +43,8 @@ enum {
|
|||||||
TLBRET_PE = 7,
|
TLBRET_PE = 7,
|
||||||
};
|
};
|
||||||
|
|
||||||
|
bool check_ps(CPULoongArchState *ent, int ps);
|
||||||
|
|
||||||
extern const VMStateDescription vmstate_loongarch_cpu;
|
extern const VMStateDescription vmstate_loongarch_cpu;
|
||||||
|
|
||||||
void loongarch_cpu_set_irq(void *opaque, int irq, int level);
|
void loongarch_cpu_set_irq(void *opaque, int irq, int level);
|
||||||
|
@ -17,6 +17,22 @@
|
|||||||
#include "hw/irq.h"
|
#include "hw/irq.h"
|
||||||
#include "cpu-csr.h"
|
#include "cpu-csr.h"
|
||||||
|
|
||||||
|
target_ulong helper_csrwr_stlbps(CPULoongArchState *env, target_ulong val)
|
||||||
|
{
|
||||||
|
int64_t old_v = env->CSR_STLBPS;
|
||||||
|
|
||||||
|
/*
|
||||||
|
* The real hardware only supports the min tlb_ps is 12
|
||||||
|
* tlb_ps=0 may cause undefined-behavior.
|
||||||
|
*/
|
||||||
|
uint8_t tlb_ps = FIELD_EX64(env->CSR_STLBPS, CSR_STLBPS, PS);
|
||||||
|
if (!check_ps(env, tlb_ps)) {
|
||||||
|
qemu_log_mask(LOG_GUEST_ERROR,
|
||||||
|
"Attempted set ps %d\n", tlb_ps);
|
||||||
|
}
|
||||||
|
return old_v;
|
||||||
|
}
|
||||||
|
|
||||||
target_ulong helper_csrrd_pgd(CPULoongArchState *env)
|
target_ulong helper_csrrd_pgd(CPULoongArchState *env)
|
||||||
{
|
{
|
||||||
int64_t v;
|
int64_t v;
|
||||||
@ -99,7 +115,7 @@ target_ulong helper_csrwr_ticlr(CPULoongArchState *env, target_ulong val)
|
|||||||
|
|
||||||
target_ulong helper_csrwr_pwcl(CPULoongArchState *env, target_ulong val)
|
target_ulong helper_csrwr_pwcl(CPULoongArchState *env, target_ulong val)
|
||||||
{
|
{
|
||||||
int shift;
|
int shift, ptbase;
|
||||||
int64_t old_v = env->CSR_PWCL;
|
int64_t old_v = env->CSR_PWCL;
|
||||||
|
|
||||||
/*
|
/*
|
||||||
@ -107,12 +123,16 @@ target_ulong helper_csrwr_pwcl(CPULoongArchState *env, target_ulong val)
|
|||||||
* treated as illegal.
|
* treated as illegal.
|
||||||
*/
|
*/
|
||||||
shift = FIELD_EX64(val, CSR_PWCL, PTEWIDTH);
|
shift = FIELD_EX64(val, CSR_PWCL, PTEWIDTH);
|
||||||
|
ptbase = FIELD_EX64(val, CSR_PWCL, PTBASE);
|
||||||
if (shift) {
|
if (shift) {
|
||||||
qemu_log_mask(LOG_GUEST_ERROR,
|
qemu_log_mask(LOG_GUEST_ERROR,
|
||||||
"Attempted set pte width with %d bit\n", 64 << shift);
|
"Attempted set pte width with %d bit\n", 64 << shift);
|
||||||
val = FIELD_DP64(val, CSR_PWCL, PTEWIDTH, 0);
|
val = FIELD_DP64(val, CSR_PWCL, PTEWIDTH, 0);
|
||||||
}
|
}
|
||||||
|
if (!check_ps(env, ptbase)) {
|
||||||
env->CSR_PWCL = val;
|
qemu_log_mask(LOG_GUEST_ERROR,
|
||||||
|
"Attrmpted set ptbase 2^%d\n", ptbase);
|
||||||
|
}
|
||||||
|
env->CSR_PWCL =val;
|
||||||
return old_v;
|
return old_v;
|
||||||
}
|
}
|
||||||
|
@ -74,6 +74,7 @@ static bool set_csr_trans_func(unsigned int csr_num, GenCSRRead readfn,
|
|||||||
|
|
||||||
void loongarch_csr_translate_init(void)
|
void loongarch_csr_translate_init(void)
|
||||||
{
|
{
|
||||||
|
SET_CSR_FUNC(STLBPS, NULL, gen_helper_csrwr_stlbps);
|
||||||
SET_CSR_FUNC(ESTAT, NULL, gen_helper_csrwr_estat);
|
SET_CSR_FUNC(ESTAT, NULL, gen_helper_csrwr_estat);
|
||||||
SET_CSR_FUNC(ASID, NULL, gen_helper_csrwr_asid);
|
SET_CSR_FUNC(ASID, NULL, gen_helper_csrwr_asid);
|
||||||
SET_CSR_FUNC(PGD, gen_helper_csrrd_pgd, NULL);
|
SET_CSR_FUNC(PGD, gen_helper_csrrd_pgd, NULL);
|
||||||
|
@ -18,6 +18,14 @@
|
|||||||
#include "exec/log.h"
|
#include "exec/log.h"
|
||||||
#include "cpu-csr.h"
|
#include "cpu-csr.h"
|
||||||
|
|
||||||
|
bool check_ps(CPULoongArchState *env, int tlb_ps)
|
||||||
|
{
|
||||||
|
if (tlb_ps > 64) {
|
||||||
|
return false;
|
||||||
|
}
|
||||||
|
return BIT_ULL(tlb_ps) & (env->CSR_PRCFG2);
|
||||||
|
}
|
||||||
|
|
||||||
void get_dir_base_width(CPULoongArchState *env, uint64_t *dir_base,
|
void get_dir_base_width(CPULoongArchState *env, uint64_t *dir_base,
|
||||||
uint64_t *dir_width, target_ulong level)
|
uint64_t *dir_width, target_ulong level)
|
||||||
{
|
{
|
||||||
@ -123,7 +131,11 @@ static void invalidate_tlb_entry(CPULoongArchState *env, int index)
|
|||||||
uint8_t tlb_v0 = FIELD_EX64(tlb->tlb_entry0, TLBENTRY, V);
|
uint8_t tlb_v0 = FIELD_EX64(tlb->tlb_entry0, TLBENTRY, V);
|
||||||
uint8_t tlb_v1 = FIELD_EX64(tlb->tlb_entry1, TLBENTRY, V);
|
uint8_t tlb_v1 = FIELD_EX64(tlb->tlb_entry1, TLBENTRY, V);
|
||||||
uint64_t tlb_vppn = FIELD_EX64(tlb->tlb_misc, TLB_MISC, VPPN);
|
uint64_t tlb_vppn = FIELD_EX64(tlb->tlb_misc, TLB_MISC, VPPN);
|
||||||
|
uint8_t tlb_e = FIELD_EX64(tlb->tlb_misc, TLB_MISC, E);
|
||||||
|
|
||||||
|
if (!tlb_e) {
|
||||||
|
return;
|
||||||
|
}
|
||||||
if (index >= LOONGARCH_STLB) {
|
if (index >= LOONGARCH_STLB) {
|
||||||
tlb_ps = FIELD_EX64(tlb->tlb_misc, TLB_MISC, PS);
|
tlb_ps = FIELD_EX64(tlb->tlb_misc, TLB_MISC, PS);
|
||||||
} else {
|
} else {
|
||||||
@ -187,8 +199,10 @@ static void fill_tlb_entry(CPULoongArchState *env, int index)
|
|||||||
lo1 = env->CSR_TLBELO1;
|
lo1 = env->CSR_TLBELO1;
|
||||||
}
|
}
|
||||||
|
|
||||||
if (csr_ps == 0) {
|
/*check csr_ps */
|
||||||
qemu_log_mask(CPU_LOG_MMU, "page size is 0\n");
|
if (!check_ps(env, csr_ps)) {
|
||||||
|
qemu_log_mask(LOG_GUEST_ERROR, "csr_ps %d is illegal\n", csr_ps);
|
||||||
|
return;
|
||||||
}
|
}
|
||||||
|
|
||||||
/* Only MTLB has the ps fields */
|
/* Only MTLB has the ps fields */
|
||||||
@ -298,7 +312,16 @@ void helper_tlbfill(CPULoongArchState *env)
|
|||||||
pagesize = FIELD_EX64(env->CSR_TLBIDX, CSR_TLBIDX, PS);
|
pagesize = FIELD_EX64(env->CSR_TLBIDX, CSR_TLBIDX, PS);
|
||||||
}
|
}
|
||||||
|
|
||||||
|
if (!check_ps(env, pagesize)) {
|
||||||
|
qemu_log_mask(LOG_GUEST_ERROR, "pagesize %d is illegal\n", pagesize);
|
||||||
|
return;
|
||||||
|
}
|
||||||
|
|
||||||
stlb_ps = FIELD_EX64(env->CSR_STLBPS, CSR_STLBPS, PS);
|
stlb_ps = FIELD_EX64(env->CSR_STLBPS, CSR_STLBPS, PS);
|
||||||
|
if (!check_ps(env, stlb_ps)) {
|
||||||
|
qemu_log_mask(LOG_GUEST_ERROR, "stlb_ps %d is illegal\n", stlb_ps);
|
||||||
|
return;
|
||||||
|
}
|
||||||
|
|
||||||
if (pagesize == stlb_ps) {
|
if (pagesize == stlb_ps) {
|
||||||
/* Only write into STLB bits [47:13] */
|
/* Only write into STLB bits [47:13] */
|
||||||
@ -427,7 +450,11 @@ void helper_invtlb_page_asid(CPULoongArchState *env, target_ulong info,
|
|||||||
uint16_t tlb_asid = FIELD_EX64(tlb->tlb_misc, TLB_MISC, ASID);
|
uint16_t tlb_asid = FIELD_EX64(tlb->tlb_misc, TLB_MISC, ASID);
|
||||||
uint64_t vpn, tlb_vppn;
|
uint64_t vpn, tlb_vppn;
|
||||||
uint8_t tlb_ps, compare_shift;
|
uint8_t tlb_ps, compare_shift;
|
||||||
|
uint8_t tlb_e = FIELD_EX64(tlb->tlb_misc, TLB_MISC, E);
|
||||||
|
|
||||||
|
if (!tlb_e) {
|
||||||
|
continue;
|
||||||
|
}
|
||||||
if (i >= LOONGARCH_STLB) {
|
if (i >= LOONGARCH_STLB) {
|
||||||
tlb_ps = FIELD_EX64(tlb->tlb_misc, TLB_MISC, PS);
|
tlb_ps = FIELD_EX64(tlb->tlb_misc, TLB_MISC, PS);
|
||||||
} else {
|
} else {
|
||||||
@ -456,7 +483,11 @@ void helper_invtlb_page_asid_or_g(CPULoongArchState *env,
|
|||||||
uint16_t tlb_asid = FIELD_EX64(tlb->tlb_misc, TLB_MISC, ASID);
|
uint16_t tlb_asid = FIELD_EX64(tlb->tlb_misc, TLB_MISC, ASID);
|
||||||
uint64_t vpn, tlb_vppn;
|
uint64_t vpn, tlb_vppn;
|
||||||
uint8_t tlb_ps, compare_shift;
|
uint8_t tlb_ps, compare_shift;
|
||||||
|
uint8_t tlb_e = FIELD_EX64(tlb->tlb_misc, TLB_MISC, E);
|
||||||
|
|
||||||
|
if (!tlb_e) {
|
||||||
|
continue;
|
||||||
|
}
|
||||||
if (i >= LOONGARCH_STLB) {
|
if (i >= LOONGARCH_STLB) {
|
||||||
tlb_ps = FIELD_EX64(tlb->tlb_misc, TLB_MISC, PS);
|
tlb_ps = FIELD_EX64(tlb->tlb_misc, TLB_MISC, PS);
|
||||||
} else {
|
} else {
|
||||||
|
Loading…
x
Reference in New Issue
Block a user