target/riscv: rvv-1.0: Add Zve64f extension into RISC-V

Signed-off-by: Frank Chang <frank.chang@sifive.com>
Reviewed-by: Alistair Francis <alistair.francis@wdc.com>
Message-id: 20220118014522.13613-2-frank.chang@sifive.com
Signed-off-by: Alistair Francis <alistair.francis@wdc.com>
This commit is contained in:
Frank Chang 2022-01-18 09:45:04 +08:00 committed by Alistair Francis
parent 22599b795c
commit b4a99d4027
5 changed files with 16 additions and 2 deletions

View File

@ -609,6 +609,10 @@ static void riscv_cpu_realize(DeviceState *dev, Error **errp)
} }
set_vext_version(env, vext_version); set_vext_version(env, vext_version);
} }
if (cpu->cfg.ext_zve64f && !cpu->cfg.ext_f) {
error_setg(errp, "Zve64f extension depends upon RVF.");
return;
}
if (cpu->cfg.ext_j) { if (cpu->cfg.ext_j) {
ext |= RVJ; ext |= RVJ;
} }

View File

@ -340,6 +340,7 @@ struct RISCVCPU {
bool ext_icsr; bool ext_icsr;
bool ext_zfh; bool ext_zfh;
bool ext_zfhmin; bool ext_zfhmin;
bool ext_zve64f;
char *priv_spec; char *priv_spec;
char *user_spec; char *user_spec;

View File

@ -69,12 +69,15 @@ static RISCVMXL cpu_get_xl(CPURISCVState *env)
void cpu_get_tb_cpu_state(CPURISCVState *env, target_ulong *pc, void cpu_get_tb_cpu_state(CPURISCVState *env, target_ulong *pc,
target_ulong *cs_base, uint32_t *pflags) target_ulong *cs_base, uint32_t *pflags)
{ {
CPUState *cs = env_cpu(env);
RISCVCPU *cpu = RISCV_CPU(cs);
uint32_t flags = 0; uint32_t flags = 0;
*pc = env->pc; *pc = env->pc;
*cs_base = 0; *cs_base = 0;
if (riscv_has_ext(env, RVV)) { if (riscv_has_ext(env, RVV) || cpu->cfg.ext_zve64f) {
/* /*
* If env->vl equals to VLMAX, we can use generic vector operation * If env->vl equals to VLMAX, we can use generic vector operation
* expanders (GVEC) to accerlate the vector operations. * expanders (GVEC) to accerlate the vector operations.

View File

@ -47,7 +47,11 @@ static RISCVException fs(CPURISCVState *env, int csrno)
static RISCVException vs(CPURISCVState *env, int csrno) static RISCVException vs(CPURISCVState *env, int csrno)
{ {
if (env->misa_ext & RVV) { CPUState *cs = env_cpu(env);
RISCVCPU *cpu = RISCV_CPU(cs);
if (env->misa_ext & RVV ||
cpu->cfg.ext_zve64f) {
#if !defined(CONFIG_USER_ONLY) #if !defined(CONFIG_USER_ONLY)
if (!env->debugger && !riscv_cpu_vector_enabled(env)) { if (!env->debugger && !riscv_cpu_vector_enabled(env)) {
return RISCV_EXCP_ILLEGAL_INST; return RISCV_EXCP_ILLEGAL_INST;

View File

@ -79,6 +79,7 @@ typedef struct DisasContext {
bool ext_ifencei; bool ext_ifencei;
bool ext_zfh; bool ext_zfh;
bool ext_zfhmin; bool ext_zfhmin;
bool ext_zve64f;
bool hlsx; bool hlsx;
/* vector extension */ /* vector extension */
bool vill; bool vill;
@ -894,6 +895,7 @@ static void riscv_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs)
ctx->ext_ifencei = cpu->cfg.ext_ifencei; ctx->ext_ifencei = cpu->cfg.ext_ifencei;
ctx->ext_zfh = cpu->cfg.ext_zfh; ctx->ext_zfh = cpu->cfg.ext_zfh;
ctx->ext_zfhmin = cpu->cfg.ext_zfhmin; ctx->ext_zfhmin = cpu->cfg.ext_zfhmin;
ctx->ext_zve64f = cpu->cfg.ext_zve64f;
ctx->vlen = cpu->cfg.vlen; ctx->vlen = cpu->cfg.vlen;
ctx->elen = cpu->cfg.elen; ctx->elen = cpu->cfg.elen;
ctx->mstatus_hs_fs = FIELD_EX32(tb_flags, TB_FLAGS, MSTATUS_HS_FS); ctx->mstatus_hs_fs = FIELD_EX32(tb_flags, TB_FLAGS, MSTATUS_HS_FS);