; NOTE: Assertions have been autogenerated by utils/update_test_checks.py ; RUN: opt < %s -instcombine -S | FileCheck %s ; These would crash if we didn't check for a negative shift. ; https://llvm.org/bugs/show_bug.cgi?id=12967 define void @pr12967() { ; CHECK-LABEL: @pr12967( ; CHECK-NEXT: entry: ; CHECK-NEXT: br label [[LOOP:%.*]] ; CHECK: loop: ; CHECK-NEXT: br label [[LOOP]] ; entry: br label %loop loop: %c = phi i32 [ %shl, %loop ], [ undef, %entry ] %shr = shl i32 %c, 7 %shl = lshr i32 %shr, -2 br label %loop } ; https://llvm.org/bugs/show_bug.cgi?id=26760 define void @pr26760() { ; CHECK-LABEL: @pr26760( ; CHECK-NEXT: entry: ; CHECK-NEXT: br label [[LOOP:%.*]] ; CHECK: loop: ; CHECK-NEXT: br label [[LOOP]] ; entry: br label %loop loop: %c = phi i32 [ %shl, %loop ], [ undef, %entry ] %shr = lshr i32 %c, 7 %shl = shl i32 %shr, -2 br label %loop } ; Converting the 2 shifts to SHL 6 without the AND is wrong. ; https://llvm.org/bugs/show_bug.cgi?id=8547 define i32 @pr8547(i32* %g) { ; CHECK-LABEL: @pr8547( ; CHECK-NEXT: codeRepl: ; CHECK-NEXT: br label [[FOR_COND:%.*]] ; CHECK: for.cond: ; CHECK-NEXT: [[STOREMERGE:%.*]] = phi i32 [ 0, [[CODEREPL:%.*]] ], [ 5, [[FOR_COND]] ] ; CHECK-NEXT: store i32 [[STOREMERGE]], i32* [[G:%.*]], align 4 ; CHECK-NEXT: [[TMP0:%.*]] = shl nuw nsw i32 [[STOREMERGE]], 6 ; CHECK-NEXT: [[CONV2:%.*]] = and i32 [[TMP0]], 64 ; CHECK-NEXT: [[TOBOOL:%.*]] = icmp eq i32 [[CONV2]], 0 ; CHECK-NEXT: br i1 [[TOBOOL]], label [[FOR_COND]], label [[CODEREPL2:%.*]] ; CHECK: codeRepl2: ; CHECK-NEXT: ret i32 [[CONV2]] ; codeRepl: br label %for.cond for.cond: %storemerge = phi i32 [ 0, %codeRepl ], [ 5, %for.cond ] store i32 %storemerge, i32* %g, align 4 %shl = shl i32 %storemerge, 30 %conv2 = lshr i32 %shl, 24 %tobool = icmp eq i32 %conv2, 0 br i1 %tobool, label %for.cond, label %codeRepl2 codeRepl2: ret i32 %conv2 } ; Two same direction shifts that add up to more than the bitwidth should get ; folded to zero. define i32 @shl_shl(i32 %A) { ; CHECK-LABEL: @shl_shl( ; CHECK-NEXT: ret i32 0 ; %B = shl i32 %A, 6 %C = shl i32 %B, 28 ret i32 %C } define <2 x i33> @shl_shl_splat_vec(<2 x i33> %A) { ; CHECK-LABEL: @shl_shl_splat_vec( ; CHECK-NEXT: ret <2 x i33> zeroinitializer ; %B = shl <2 x i33> %A, %C = shl <2 x i33> %B, ret <2 x i33> %C } ; FIXME define <2 x i33> @shl_shl_vec(<2 x i33> %A) { ; CHECK-LABEL: @shl_shl_vec( ; CHECK-NEXT: [[B:%.*]] = shl <2 x i33> [[A:%.*]], ; CHECK-NEXT: [[C:%.*]] = shl <2 x i33> [[B]], ; CHECK-NEXT: ret <2 x i33> [[C]] ; %B = shl <2 x i33> %A, %C = shl <2 x i33> %B, ret <2 x i33> %C } define i232 @lshr_lshr(i232 %A) { ; CHECK-LABEL: @lshr_lshr( ; CHECK-NEXT: ret i232 0 ; %B = lshr i232 %A, 231 %C = lshr i232 %B, 1 ret i232 %C } define <2 x i32> @lshr_lshr_splat_vec(<2 x i32> %A) { ; CHECK-LABEL: @lshr_lshr_splat_vec( ; CHECK-NEXT: ret <2 x i32> zeroinitializer ; %B = lshr <2 x i32> %A, %C = lshr <2 x i32> %B, ret <2 x i32> %C } define <2 x i32> @lshr_lshr_vec(<2 x i32> %A) { ; CHECK-LABEL: @lshr_lshr_vec( ; CHECK-NEXT: ret <2 x i32> zeroinitializer ; %B = lshr <2 x i32> %A, %C = lshr <2 x i32> %B, ret <2 x i32> %C }