// RUN: not llvm-mc -triple=aarch64 -show-encoding -mattr=+sve 2>&1 < %s| FileCheck %s // --------------------------------------------------------------------------// // Immediate out of lower bound [-128, 112]. ld1rqb z0.b, p0/z, [x0, #-144] // CHECK: [[@LINE-1]]:{{[0-9]+}}: error: index must be a multiple of 16 in range [-128, 112]. // CHECK-NEXT: ld1rqb z0.b, p0/z, [x0, #-144] // CHECK-NOT: [[@LINE-1]]:{{[0-9]+}}: ld1rqb z0.b, p0/z, [x0, #-129] // CHECK: [[@LINE-1]]:{{[0-9]+}}: error: index must be a multiple of 16 in range [-128, 112]. // CHECK-NEXT: ld1rqb z0.b, p0/z, [x0, #-129] // CHECK-NOT: [[@LINE-1]]:{{[0-9]+}}: ld1rqb z0.b, p0/z, [x0, #113] // CHECK: [[@LINE-1]]:{{[0-9]+}}: error: index must be a multiple of 16 in range [-128, 112]. // CHECK-NEXT: ld1rqb z0.b, p0/z, [x0, #113] // CHECK-NOT: [[@LINE-1]]:{{[0-9]+}}: ld1rqb z0.b, p0/z, [x0, #128] // CHECK: [[@LINE-1]]:{{[0-9]+}}: error: index must be a multiple of 16 in range [-128, 112]. // CHECK-NEXT: ld1rqb z0.b, p0/z, [x0, #128] // CHECK-NOT: [[@LINE-1]]:{{[0-9]+}}: ld1rqb z0.b, p0/z, [x0, #12] // CHECK: [[@LINE-1]]:{{[0-9]+}}: error: index must be a multiple of 16 in range [-128, 112]. // CHECK-NEXT: ld1rqb z0.b, p0/z, [x0, #12] // CHECK-NOT: [[@LINE-1]]:{{[0-9]+}}: // --------------------------------------------------------------------------// // Invalid immediate suffix ld1rqb z0.b, p0/z, [x0, #16, MUL VL] // CHECK: [[@LINE-1]]:{{[0-9]+}}: error: invalid operand // CHECK-NEXT: ld1rqb z0.b, p0/z, [x0, #16, MUL VL] // CHECK-NOT: [[@LINE-1]]:{{[0-9]+}}: // --------------------------------------------------------------------------// // Invalid destination register width. ld1rqb z0.h, p0/z, [x0] // CHECK: [[@LINE-1]]:{{[0-9]+}}: error: invalid element width // CHECK-NEXT: ld1rqb z0.h, p0/z, [x0] // CHECK-NOT: [[@LINE-1]]:{{[0-9]+}}: ld1rqb z0.s, p0/z, [x0] // CHECK: [[@LINE-1]]:{{[0-9]+}}: error: invalid element width // CHECK-NEXT: ld1rqb z0.s, p0/z, [x0] // CHECK-NOT: [[@LINE-1]]:{{[0-9]+}}: ld1rqb z0.d, p0/z, [x0] // CHECK: [[@LINE-1]]:{{[0-9]+}}: error: invalid element width // CHECK-NEXT: ld1rqb z0.d, p0/z, [x0] // CHECK-NOT: [[@LINE-1]]:{{[0-9]+}}: // --------------------------------------------------------------------------// // Invalid scalar + scalar addressing modes ld1rqb z0.b, p0/z, [x0, xzr] // CHECK: [[@LINE-1]]:{{[0-9]+}}: error: register must be x0..x30 without shift // CHECK-NEXT: ld1rqb z0.b, p0/z, [x0, xzr] // CHECK-NOT: [[@LINE-1]]:{{[0-9]+}}: ld1rqb z0.b, p0/z, [x0, x1, lsl #1] // CHECK: [[@LINE-1]]:{{[0-9]+}}: error: register must be x0..x30 without shift // CHECK-NEXT: ld1rqb z0.b, p0/z, [x0, x1, lsl #1] // CHECK-NOT: [[@LINE-1]]:{{[0-9]+}}: ld1rqb z0.b, p0/z, [x0, w1] // CHECK: [[@LINE-1]]:{{[0-9]+}}: error: register must be x0..x30 without shift // CHECK-NEXT: ld1rqb z0.b, p0/z, [x0, w1] // CHECK-NOT: [[@LINE-1]]:{{[0-9]+}}: ld1rqb z0.b, p0/z, [x0, w1, uxtw] // CHECK: [[@LINE-1]]:{{[0-9]+}}: error: register must be x0..x30 without shift // CHECK-NEXT: ld1rqb z0.b, p0/z, [x0, w1, uxtw] // CHECK-NOT: [[@LINE-1]]:{{[0-9]+}}: // --------------------------------------------------------------------------// // Negative tests for instructions that are incompatible with movprfx movprfx z21.b, p5/z, z28.b ld1rqb { z21.b }, p5/z, [x10, #112] // CHECK: [[@LINE-1]]:{{[0-9]+}}: error: instruction is unpredictable when following a movprfx, suggest replacing movprfx with mov // CHECK-NEXT: ld1rqb { z21.b }, p5/z, [x10, #112] // CHECK-NOT: [[@LINE-1]]:{{[0-9]+}}: movprfx z21, z28 ld1rqb { z21.b }, p5/z, [x10, #112] // CHECK: [[@LINE-1]]:{{[0-9]+}}: error: instruction is unpredictable when following a movprfx, suggest replacing movprfx with mov // CHECK-NEXT: ld1rqb { z21.b }, p5/z, [x10, #112] // CHECK-NOT: [[@LINE-1]]:{{[0-9]+}}: