; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py ; RUN: llc -mtriple=riscv32 -mattr=+experimental-v,+f -verify-machineinstrs \ ; RUN: --riscv-no-aliases < %s | FileCheck %s declare @llvm.riscv.vwmaccus.nxv1i16.i8( , i8, , i32); define @intrinsic_vwmaccus_vx_nxv1i16_i8_nxv1i8( %0, i8 %1, %2, i32 %3) nounwind { ; CHECK-LABEL: intrinsic_vwmaccus_vx_nxv1i16_i8_nxv1i8: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a1, a1, e8,mf8,tu,mu ; CHECK-NEXT: vwmaccus.vx v8, a0, v9 ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vwmaccus.nxv1i16.i8( %0, i8 %1, %2, i32 %3) ret %a } declare @llvm.riscv.vwmaccus.mask.nxv1i16.i8( , i8, , , i32); define @intrinsic_vwmaccus_mask_vx_nxv1i16_i8_nxv1i8( %0, i8 %1, %2, %3, i32 %4) nounwind { ; CHECK-LABEL: intrinsic_vwmaccus_mask_vx_nxv1i16_i8_nxv1i8: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a1, a1, e8,mf8,tu,mu ; CHECK-NEXT: vwmaccus.vx v8, a0, v9, v0.t ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vwmaccus.mask.nxv1i16.i8( %0, i8 %1, %2, %3, i32 %4) ret %a } declare @llvm.riscv.vwmaccus.nxv2i16.i8( , i8, , i32); define @intrinsic_vwmaccus_vx_nxv2i16_i8_nxv2i8( %0, i8 %1, %2, i32 %3) nounwind { ; CHECK-LABEL: intrinsic_vwmaccus_vx_nxv2i16_i8_nxv2i8: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a1, a1, e8,mf4,tu,mu ; CHECK-NEXT: vwmaccus.vx v8, a0, v9 ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vwmaccus.nxv2i16.i8( %0, i8 %1, %2, i32 %3) ret %a } declare @llvm.riscv.vwmaccus.mask.nxv2i16.i8( , i8, , , i32); define @intrinsic_vwmaccus_mask_vx_nxv2i16_i8_nxv2i8( %0, i8 %1, %2, %3, i32 %4) nounwind { ; CHECK-LABEL: intrinsic_vwmaccus_mask_vx_nxv2i16_i8_nxv2i8: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a1, a1, e8,mf4,tu,mu ; CHECK-NEXT: vwmaccus.vx v8, a0, v9, v0.t ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vwmaccus.mask.nxv2i16.i8( %0, i8 %1, %2, %3, i32 %4) ret %a } declare @llvm.riscv.vwmaccus.nxv4i16.i8( , i8, , i32); define @intrinsic_vwmaccus_vx_nxv4i16_i8_nxv4i8( %0, i8 %1, %2, i32 %3) nounwind { ; CHECK-LABEL: intrinsic_vwmaccus_vx_nxv4i16_i8_nxv4i8: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a1, a1, e8,mf2,tu,mu ; CHECK-NEXT: vwmaccus.vx v8, a0, v9 ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vwmaccus.nxv4i16.i8( %0, i8 %1, %2, i32 %3) ret %a } declare @llvm.riscv.vwmaccus.mask.nxv4i16.i8( , i8, , , i32); define @intrinsic_vwmaccus_mask_vx_nxv4i16_i8_nxv4i8( %0, i8 %1, %2, %3, i32 %4) nounwind { ; CHECK-LABEL: intrinsic_vwmaccus_mask_vx_nxv4i16_i8_nxv4i8: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a1, a1, e8,mf2,tu,mu ; CHECK-NEXT: vwmaccus.vx v8, a0, v9, v0.t ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vwmaccus.mask.nxv4i16.i8( %0, i8 %1, %2, %3, i32 %4) ret %a } declare @llvm.riscv.vwmaccus.nxv8i16.i8( , i8, , i32); define @intrinsic_vwmaccus_vx_nxv8i16_i8_nxv8i8( %0, i8 %1, %2, i32 %3) nounwind { ; CHECK-LABEL: intrinsic_vwmaccus_vx_nxv8i16_i8_nxv8i8: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a1, a1, e8,m1,tu,mu ; CHECK-NEXT: vwmaccus.vx v8, a0, v10 ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vwmaccus.nxv8i16.i8( %0, i8 %1, %2, i32 %3) ret %a } declare @llvm.riscv.vwmaccus.mask.nxv8i16.i8( , i8, , , i32); define @intrinsic_vwmaccus_mask_vx_nxv8i16_i8_nxv8i8( %0, i8 %1, %2, %3, i32 %4) nounwind { ; CHECK-LABEL: intrinsic_vwmaccus_mask_vx_nxv8i16_i8_nxv8i8: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a1, a1, e8,m1,tu,mu ; CHECK-NEXT: vwmaccus.vx v8, a0, v10, v0.t ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vwmaccus.mask.nxv8i16.i8( %0, i8 %1, %2, %3, i32 %4) ret %a } declare @llvm.riscv.vwmaccus.nxv16i16.i8( , i8, , i32); define @intrinsic_vwmaccus_vx_nxv16i16_i8_nxv16i8( %0, i8 %1, %2, i32 %3) nounwind { ; CHECK-LABEL: intrinsic_vwmaccus_vx_nxv16i16_i8_nxv16i8: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a1, a1, e8,m2,tu,mu ; CHECK-NEXT: vwmaccus.vx v8, a0, v12 ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vwmaccus.nxv16i16.i8( %0, i8 %1, %2, i32 %3) ret %a } declare @llvm.riscv.vwmaccus.mask.nxv16i16.i8( , i8, , , i32); define @intrinsic_vwmaccus_mask_vx_nxv16i16_i8_nxv16i8( %0, i8 %1, %2, %3, i32 %4) nounwind { ; CHECK-LABEL: intrinsic_vwmaccus_mask_vx_nxv16i16_i8_nxv16i8: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a1, a1, e8,m2,tu,mu ; CHECK-NEXT: vwmaccus.vx v8, a0, v12, v0.t ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vwmaccus.mask.nxv16i16.i8( %0, i8 %1, %2, %3, i32 %4) ret %a } declare @llvm.riscv.vwmaccus.nxv32i16.i8( , i8, , i32); define @intrinsic_vwmaccus_vx_nxv32i16_i8_nxv32i8( %0, i8 %1, %2, i32 %3) nounwind { ; CHECK-LABEL: intrinsic_vwmaccus_vx_nxv32i16_i8_nxv32i8: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a1, a1, e8,m4,tu,mu ; CHECK-NEXT: vwmaccus.vx v8, a0, v16 ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vwmaccus.nxv32i16.i8( %0, i8 %1, %2, i32 %3) ret %a } declare @llvm.riscv.vwmaccus.mask.nxv32i16.i8( , i8, , , i32); define @intrinsic_vwmaccus_mask_vx_nxv32i16_i8_nxv32i8( %0, i8 %1, %2, %3, i32 %4) nounwind { ; CHECK-LABEL: intrinsic_vwmaccus_mask_vx_nxv32i16_i8_nxv32i8: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a1, a1, e8,m4,tu,mu ; CHECK-NEXT: vwmaccus.vx v8, a0, v16, v0.t ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vwmaccus.mask.nxv32i16.i8( %0, i8 %1, %2, %3, i32 %4) ret %a } declare @llvm.riscv.vwmaccus.nxv1i32.i16( , i16, , i32); define @intrinsic_vwmaccus_vx_nxv1i32_i16_nxv1i16( %0, i16 %1, %2, i32 %3) nounwind { ; CHECK-LABEL: intrinsic_vwmaccus_vx_nxv1i32_i16_nxv1i16: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a1, a1, e16,mf4,tu,mu ; CHECK-NEXT: vwmaccus.vx v8, a0, v9 ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vwmaccus.nxv1i32.i16( %0, i16 %1, %2, i32 %3) ret %a } declare @llvm.riscv.vwmaccus.mask.nxv1i32.i16( , i16, , , i32); define @intrinsic_vwmaccus_mask_vx_nxv1i32_i16_nxv1i16( %0, i16 %1, %2, %3, i32 %4) nounwind { ; CHECK-LABEL: intrinsic_vwmaccus_mask_vx_nxv1i32_i16_nxv1i16: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a1, a1, e16,mf4,tu,mu ; CHECK-NEXT: vwmaccus.vx v8, a0, v9, v0.t ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vwmaccus.mask.nxv1i32.i16( %0, i16 %1, %2, %3, i32 %4) ret %a } declare @llvm.riscv.vwmaccus.nxv2i32.i16( , i16, , i32); define @intrinsic_vwmaccus_vx_nxv2i32_i16_nxv2i16( %0, i16 %1, %2, i32 %3) nounwind { ; CHECK-LABEL: intrinsic_vwmaccus_vx_nxv2i32_i16_nxv2i16: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a1, a1, e16,mf2,tu,mu ; CHECK-NEXT: vwmaccus.vx v8, a0, v9 ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vwmaccus.nxv2i32.i16( %0, i16 %1, %2, i32 %3) ret %a } declare @llvm.riscv.vwmaccus.mask.nxv2i32.i16( , i16, , , i32); define @intrinsic_vwmaccus_mask_vx_nxv2i32_i16_nxv2i16( %0, i16 %1, %2, %3, i32 %4) nounwind { ; CHECK-LABEL: intrinsic_vwmaccus_mask_vx_nxv2i32_i16_nxv2i16: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a1, a1, e16,mf2,tu,mu ; CHECK-NEXT: vwmaccus.vx v8, a0, v9, v0.t ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vwmaccus.mask.nxv2i32.i16( %0, i16 %1, %2, %3, i32 %4) ret %a } declare @llvm.riscv.vwmaccus.nxv4i32.i16( , i16, , i32); define @intrinsic_vwmaccus_vx_nxv4i32_i16_nxv4i16( %0, i16 %1, %2, i32 %3) nounwind { ; CHECK-LABEL: intrinsic_vwmaccus_vx_nxv4i32_i16_nxv4i16: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a1, a1, e16,m1,tu,mu ; CHECK-NEXT: vwmaccus.vx v8, a0, v10 ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vwmaccus.nxv4i32.i16( %0, i16 %1, %2, i32 %3) ret %a } declare @llvm.riscv.vwmaccus.mask.nxv4i32.i16( , i16, , , i32); define @intrinsic_vwmaccus_mask_vx_nxv4i32_i16_nxv4i16( %0, i16 %1, %2, %3, i32 %4) nounwind { ; CHECK-LABEL: intrinsic_vwmaccus_mask_vx_nxv4i32_i16_nxv4i16: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a1, a1, e16,m1,tu,mu ; CHECK-NEXT: vwmaccus.vx v8, a0, v10, v0.t ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vwmaccus.mask.nxv4i32.i16( %0, i16 %1, %2, %3, i32 %4) ret %a } declare @llvm.riscv.vwmaccus.nxv8i32.i16( , i16, , i32); define @intrinsic_vwmaccus_vx_nxv8i32_i16_nxv8i16( %0, i16 %1, %2, i32 %3) nounwind { ; CHECK-LABEL: intrinsic_vwmaccus_vx_nxv8i32_i16_nxv8i16: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a1, a1, e16,m2,tu,mu ; CHECK-NEXT: vwmaccus.vx v8, a0, v12 ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vwmaccus.nxv8i32.i16( %0, i16 %1, %2, i32 %3) ret %a } declare @llvm.riscv.vwmaccus.mask.nxv8i32.i16( , i16, , , i32); define @intrinsic_vwmaccus_mask_vx_nxv8i32_i16_nxv8i16( %0, i16 %1, %2, %3, i32 %4) nounwind { ; CHECK-LABEL: intrinsic_vwmaccus_mask_vx_nxv8i32_i16_nxv8i16: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a1, a1, e16,m2,tu,mu ; CHECK-NEXT: vwmaccus.vx v8, a0, v12, v0.t ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vwmaccus.mask.nxv8i32.i16( %0, i16 %1, %2, %3, i32 %4) ret %a } declare @llvm.riscv.vwmaccus.nxv16i32.i16( , i16, , i32); define @intrinsic_vwmaccus_vx_nxv16i32_i16_nxv16i16( %0, i16 %1, %2, i32 %3) nounwind { ; CHECK-LABEL: intrinsic_vwmaccus_vx_nxv16i32_i16_nxv16i16: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a1, a1, e16,m4,tu,mu ; CHECK-NEXT: vwmaccus.vx v8, a0, v16 ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vwmaccus.nxv16i32.i16( %0, i16 %1, %2, i32 %3) ret %a } declare @llvm.riscv.vwmaccus.mask.nxv16i32.i16( , i16, , , i32); define @intrinsic_vwmaccus_mask_vx_nxv16i32_i16_nxv16i16( %0, i16 %1, %2, %3, i32 %4) nounwind { ; CHECK-LABEL: intrinsic_vwmaccus_mask_vx_nxv16i32_i16_nxv16i16: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a1, a1, e16,m4,tu,mu ; CHECK-NEXT: vwmaccus.vx v8, a0, v16, v0.t ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vwmaccus.mask.nxv16i32.i16( %0, i16 %1, %2, %3, i32 %4) ret %a }