; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py ; RUN: llc -mtriple=riscv32 -mattr=+experimental-v -verify-machineinstrs < %s | FileCheck %s declare @llvm.riscv.vmv.s.x.nxv1i8(, i8, i32) define @intrinsic_vmv.s.x_x_nxv1i8( %0, i8 %1, i32 %2) nounwind { ; CHECK-LABEL: intrinsic_vmv.s.x_x_nxv1i8: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a1, a1, e8,mf8,ta,mu ; CHECK-NEXT: vmv.s.x v8, a0 ; CHECK-NEXT: ret entry: %a = call @llvm.riscv.vmv.s.x.nxv1i8( %0, i8 %1, i32 %2) ret %a } declare @llvm.riscv.vmv.s.x.nxv2i8(, i8, i32) define @intrinsic_vmv.s.x_x_nxv2i8( %0, i8 %1, i32 %2) nounwind { ; CHECK-LABEL: intrinsic_vmv.s.x_x_nxv2i8: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a1, a1, e8,mf4,ta,mu ; CHECK-NEXT: vmv.s.x v8, a0 ; CHECK-NEXT: ret entry: %a = call @llvm.riscv.vmv.s.x.nxv2i8( %0, i8 %1, i32 %2) ret %a } declare @llvm.riscv.vmv.s.x.nxv4i8(, i8, i32) define @intrinsic_vmv.s.x_x_nxv4i8( %0, i8 %1, i32 %2) nounwind { ; CHECK-LABEL: intrinsic_vmv.s.x_x_nxv4i8: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a1, a1, e8,mf2,ta,mu ; CHECK-NEXT: vmv.s.x v8, a0 ; CHECK-NEXT: ret entry: %a = call @llvm.riscv.vmv.s.x.nxv4i8( %0, i8 %1, i32 %2) ret %a } declare @llvm.riscv.vmv.s.x.nxv8i8(, i8, i32) define @intrinsic_vmv.s.x_x_nxv8i8( %0, i8 %1, i32 %2) nounwind { ; CHECK-LABEL: intrinsic_vmv.s.x_x_nxv8i8: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a1, a1, e8,m1,ta,mu ; CHECK-NEXT: vmv.s.x v8, a0 ; CHECK-NEXT: ret entry: %a = call @llvm.riscv.vmv.s.x.nxv8i8( %0, i8 %1, i32 %2) ret %a } declare @llvm.riscv.vmv.s.x.nxv16i8(, i8, i32) define @intrinsic_vmv.s.x_x_nxv16i8( %0, i8 %1, i32 %2) nounwind { ; CHECK-LABEL: intrinsic_vmv.s.x_x_nxv16i8: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a1, a1, e8,m2,ta,mu ; CHECK-NEXT: vmv.s.x v8, a0 ; CHECK-NEXT: ret entry: %a = call @llvm.riscv.vmv.s.x.nxv16i8( %0, i8 %1, i32 %2) ret %a } declare @llvm.riscv.vmv.s.x.nxv32i8(, i8, i32) define @intrinsic_vmv.s.x_x_nxv32i8( %0, i8 %1, i32 %2) nounwind { ; CHECK-LABEL: intrinsic_vmv.s.x_x_nxv32i8: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a1, a1, e8,m4,ta,mu ; CHECK-NEXT: vmv.s.x v8, a0 ; CHECK-NEXT: ret entry: %a = call @llvm.riscv.vmv.s.x.nxv32i8( %0, i8 %1, i32 %2) ret %a } declare @llvm.riscv.vmv.s.x.nxv64i8(, i8, i32) define @intrinsic_vmv.s.x_x_nxv64i8( %0, i8 %1, i32 %2) nounwind { ; CHECK-LABEL: intrinsic_vmv.s.x_x_nxv64i8: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a1, a1, e8,m8,ta,mu ; CHECK-NEXT: vmv.s.x v8, a0 ; CHECK-NEXT: ret entry: %a = call @llvm.riscv.vmv.s.x.nxv64i8( %0, i8 %1, i32 %2) ret %a } declare @llvm.riscv.vmv.s.x.nxv1i16(, i16, i32) define @intrinsic_vmv.s.x_x_nxv1i16( %0, i16 %1, i32 %2) nounwind { ; CHECK-LABEL: intrinsic_vmv.s.x_x_nxv1i16: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a1, a1, e16,mf4,ta,mu ; CHECK-NEXT: vmv.s.x v8, a0 ; CHECK-NEXT: ret entry: %a = call @llvm.riscv.vmv.s.x.nxv1i16( %0, i16 %1, i32 %2) ret %a } declare @llvm.riscv.vmv.s.x.nxv2i16(, i16, i32) define @intrinsic_vmv.s.x_x_nxv2i16( %0, i16 %1, i32 %2) nounwind { ; CHECK-LABEL: intrinsic_vmv.s.x_x_nxv2i16: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a1, a1, e16,mf2,ta,mu ; CHECK-NEXT: vmv.s.x v8, a0 ; CHECK-NEXT: ret entry: %a = call @llvm.riscv.vmv.s.x.nxv2i16( %0, i16 %1, i32 %2) ret %a } declare @llvm.riscv.vmv.s.x.nxv4i16(, i16, i32) define @intrinsic_vmv.s.x_x_nxv4i16( %0, i16 %1, i32 %2) nounwind { ; CHECK-LABEL: intrinsic_vmv.s.x_x_nxv4i16: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a1, a1, e16,m1,ta,mu ; CHECK-NEXT: vmv.s.x v8, a0 ; CHECK-NEXT: ret entry: %a = call @llvm.riscv.vmv.s.x.nxv4i16( %0, i16 %1, i32 %2) ret %a } declare @llvm.riscv.vmv.s.x.nxv8i16(, i16, i32) define @intrinsic_vmv.s.x_x_nxv8i16( %0, i16 %1, i32 %2) nounwind { ; CHECK-LABEL: intrinsic_vmv.s.x_x_nxv8i16: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a1, a1, e16,m2,ta,mu ; CHECK-NEXT: vmv.s.x v8, a0 ; CHECK-NEXT: ret entry: %a = call @llvm.riscv.vmv.s.x.nxv8i16( %0, i16 %1, i32 %2) ret %a } declare @llvm.riscv.vmv.s.x.nxv16i16(, i16, i32) define @intrinsic_vmv.s.x_x_nxv16i16( %0, i16 %1, i32 %2) nounwind { ; CHECK-LABEL: intrinsic_vmv.s.x_x_nxv16i16: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a1, a1, e16,m4,ta,mu ; CHECK-NEXT: vmv.s.x v8, a0 ; CHECK-NEXT: ret entry: %a = call @llvm.riscv.vmv.s.x.nxv16i16( %0, i16 %1, i32 %2) ret %a } declare @llvm.riscv.vmv.s.x.nxv32i16(, i16, i32) define @intrinsic_vmv.s.x_x_nxv32i16( %0, i16 %1, i32 %2) nounwind { ; CHECK-LABEL: intrinsic_vmv.s.x_x_nxv32i16: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a1, a1, e16,m8,ta,mu ; CHECK-NEXT: vmv.s.x v8, a0 ; CHECK-NEXT: ret entry: %a = call @llvm.riscv.vmv.s.x.nxv32i16( %0, i16 %1, i32 %2) ret %a } declare @llvm.riscv.vmv.s.x.nxv1i32(, i32, i32) define @intrinsic_vmv.s.x_x_nxv1i32( %0, i32 %1, i32 %2) nounwind { ; CHECK-LABEL: intrinsic_vmv.s.x_x_nxv1i32: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a1, a1, e32,mf2,ta,mu ; CHECK-NEXT: vmv.s.x v8, a0 ; CHECK-NEXT: ret entry: %a = call @llvm.riscv.vmv.s.x.nxv1i32( %0, i32 %1, i32 %2) ret %a } declare @llvm.riscv.vmv.s.x.nxv2i32(, i32, i32) define @intrinsic_vmv.s.x_x_nxv2i32( %0, i32 %1, i32 %2) nounwind { ; CHECK-LABEL: intrinsic_vmv.s.x_x_nxv2i32: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a1, a1, e32,m1,ta,mu ; CHECK-NEXT: vmv.s.x v8, a0 ; CHECK-NEXT: ret entry: %a = call @llvm.riscv.vmv.s.x.nxv2i32( %0, i32 %1, i32 %2) ret %a } declare @llvm.riscv.vmv.s.x.nxv4i32(, i32, i32) define @intrinsic_vmv.s.x_x_nxv4i32( %0, i32 %1, i32 %2) nounwind { ; CHECK-LABEL: intrinsic_vmv.s.x_x_nxv4i32: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a1, a1, e32,m2,ta,mu ; CHECK-NEXT: vmv.s.x v8, a0 ; CHECK-NEXT: ret entry: %a = call @llvm.riscv.vmv.s.x.nxv4i32( %0, i32 %1, i32 %2) ret %a } declare @llvm.riscv.vmv.s.x.nxv8i32(, i32, i32) define @intrinsic_vmv.s.x_x_nxv8i32( %0, i32 %1, i32 %2) nounwind { ; CHECK-LABEL: intrinsic_vmv.s.x_x_nxv8i32: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a1, a1, e32,m4,ta,mu ; CHECK-NEXT: vmv.s.x v8, a0 ; CHECK-NEXT: ret entry: %a = call @llvm.riscv.vmv.s.x.nxv8i32( %0, i32 %1, i32 %2) ret %a } declare @llvm.riscv.vmv.s.x.nxv16i32(, i32, i32) define @intrinsic_vmv.s.x_x_nxv16i32( %0, i32 %1, i32 %2) nounwind { ; CHECK-LABEL: intrinsic_vmv.s.x_x_nxv16i32: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a1, a1, e32,m8,ta,mu ; CHECK-NEXT: vmv.s.x v8, a0 ; CHECK-NEXT: ret entry: %a = call @llvm.riscv.vmv.s.x.nxv16i32( %0, i32 %1, i32 %2) ret %a }