; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py ; RUN: llc -mtriple=riscv32 -mattr=+experimental-v -verify-machineinstrs < %s | FileCheck %s define @vmin_vv_nxv1i8( %va, %vb) { ; CHECK-LABEL: vmin_vv_nxv1i8: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e8,mf8,ta,mu ; CHECK-NEXT: vminu.vv v8, v8, v9 ; CHECK-NEXT: ret %cmp = icmp ult %va, %vb %vc = select %cmp, %va, %vb ret %vc } define @vmin_vx_nxv1i8( %va, i8 signext %b) { ; CHECK-LABEL: vmin_vx_nxv1i8: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e8,mf8,ta,mu ; CHECK-NEXT: vminu.vx v8, v8, a0 ; CHECK-NEXT: ret %head = insertelement undef, i8 %b, i32 0 %splat = shufflevector %head, undef, zeroinitializer %cmp = icmp ult %va, %splat %vc = select %cmp, %va, %splat ret %vc } define @vmin_vi_nxv1i8_0( %va) { ; CHECK-LABEL: vmin_vi_nxv1i8_0: ; CHECK: # %bb.0: ; CHECK-NEXT: addi a0, zero, -3 ; CHECK-NEXT: vsetvli a1, zero, e8,mf8,ta,mu ; CHECK-NEXT: vminu.vx v8, v8, a0 ; CHECK-NEXT: ret %head = insertelement undef, i8 -3, i32 0 %splat = shufflevector %head, undef, zeroinitializer %cmp = icmp ult %va, %splat %vc = select %cmp, %va, %splat ret %vc } define @vmin_vv_nxv2i8( %va, %vb) { ; CHECK-LABEL: vmin_vv_nxv2i8: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e8,mf4,ta,mu ; CHECK-NEXT: vminu.vv v8, v8, v9 ; CHECK-NEXT: ret %cmp = icmp ult %va, %vb %vc = select %cmp, %va, %vb ret %vc } define @vmin_vx_nxv2i8( %va, i8 signext %b) { ; CHECK-LABEL: vmin_vx_nxv2i8: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e8,mf4,ta,mu ; CHECK-NEXT: vminu.vx v8, v8, a0 ; CHECK-NEXT: ret %head = insertelement undef, i8 %b, i32 0 %splat = shufflevector %head, undef, zeroinitializer %cmp = icmp ult %va, %splat %vc = select %cmp, %va, %splat ret %vc } define @vmin_vi_nxv2i8_0( %va) { ; CHECK-LABEL: vmin_vi_nxv2i8_0: ; CHECK: # %bb.0: ; CHECK-NEXT: addi a0, zero, -3 ; CHECK-NEXT: vsetvli a1, zero, e8,mf4,ta,mu ; CHECK-NEXT: vminu.vx v8, v8, a0 ; CHECK-NEXT: ret %head = insertelement undef, i8 -3, i32 0 %splat = shufflevector %head, undef, zeroinitializer %cmp = icmp ult %va, %splat %vc = select %cmp, %va, %splat ret %vc } define @vmin_vv_nxv4i8( %va, %vb) { ; CHECK-LABEL: vmin_vv_nxv4i8: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e8,mf2,ta,mu ; CHECK-NEXT: vminu.vv v8, v8, v9 ; CHECK-NEXT: ret %cmp = icmp ult %va, %vb %vc = select %cmp, %va, %vb ret %vc } define @vmin_vx_nxv4i8( %va, i8 signext %b) { ; CHECK-LABEL: vmin_vx_nxv4i8: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e8,mf2,ta,mu ; CHECK-NEXT: vminu.vx v8, v8, a0 ; CHECK-NEXT: ret %head = insertelement undef, i8 %b, i32 0 %splat = shufflevector %head, undef, zeroinitializer %cmp = icmp ult %va, %splat %vc = select %cmp, %va, %splat ret %vc } define @vmin_vi_nxv4i8_0( %va) { ; CHECK-LABEL: vmin_vi_nxv4i8_0: ; CHECK: # %bb.0: ; CHECK-NEXT: addi a0, zero, -3 ; CHECK-NEXT: vsetvli a1, zero, e8,mf2,ta,mu ; CHECK-NEXT: vminu.vx v8, v8, a0 ; CHECK-NEXT: ret %head = insertelement undef, i8 -3, i32 0 %splat = shufflevector %head, undef, zeroinitializer %cmp = icmp ult %va, %splat %vc = select %cmp, %va, %splat ret %vc } define @vmin_vv_nxv8i8( %va, %vb) { ; CHECK-LABEL: vmin_vv_nxv8i8: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e8,m1,ta,mu ; CHECK-NEXT: vminu.vv v8, v8, v9 ; CHECK-NEXT: ret %cmp = icmp ult %va, %vb %vc = select %cmp, %va, %vb ret %vc } define @vmin_vx_nxv8i8( %va, i8 signext %b) { ; CHECK-LABEL: vmin_vx_nxv8i8: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e8,m1,ta,mu ; CHECK-NEXT: vminu.vx v8, v8, a0 ; CHECK-NEXT: ret %head = insertelement undef, i8 %b, i32 0 %splat = shufflevector %head, undef, zeroinitializer %cmp = icmp ult %va, %splat %vc = select %cmp, %va, %splat ret %vc } define @vmin_vi_nxv8i8_0( %va) { ; CHECK-LABEL: vmin_vi_nxv8i8_0: ; CHECK: # %bb.0: ; CHECK-NEXT: addi a0, zero, -3 ; CHECK-NEXT: vsetvli a1, zero, e8,m1,ta,mu ; CHECK-NEXT: vminu.vx v8, v8, a0 ; CHECK-NEXT: ret %head = insertelement undef, i8 -3, i32 0 %splat = shufflevector %head, undef, zeroinitializer %cmp = icmp ult %va, %splat %vc = select %cmp, %va, %splat ret %vc } define @vmin_vv_nxv16i8( %va, %vb) { ; CHECK-LABEL: vmin_vv_nxv16i8: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e8,m2,ta,mu ; CHECK-NEXT: vminu.vv v8, v8, v10 ; CHECK-NEXT: ret %cmp = icmp ult %va, %vb %vc = select %cmp, %va, %vb ret %vc } define @vmin_vx_nxv16i8( %va, i8 signext %b) { ; CHECK-LABEL: vmin_vx_nxv16i8: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e8,m2,ta,mu ; CHECK-NEXT: vminu.vx v8, v8, a0 ; CHECK-NEXT: ret %head = insertelement undef, i8 %b, i32 0 %splat = shufflevector %head, undef, zeroinitializer %cmp = icmp ult %va, %splat %vc = select %cmp, %va, %splat ret %vc } define @vmin_vi_nxv16i8_0( %va) { ; CHECK-LABEL: vmin_vi_nxv16i8_0: ; CHECK: # %bb.0: ; CHECK-NEXT: addi a0, zero, -3 ; CHECK-NEXT: vsetvli a1, zero, e8,m2,ta,mu ; CHECK-NEXT: vminu.vx v8, v8, a0 ; CHECK-NEXT: ret %head = insertelement undef, i8 -3, i32 0 %splat = shufflevector %head, undef, zeroinitializer %cmp = icmp ult %va, %splat %vc = select %cmp, %va, %splat ret %vc } define @vmin_vv_nxv32i8( %va, %vb) { ; CHECK-LABEL: vmin_vv_nxv32i8: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e8,m4,ta,mu ; CHECK-NEXT: vminu.vv v8, v8, v12 ; CHECK-NEXT: ret %cmp = icmp ult %va, %vb %vc = select %cmp, %va, %vb ret %vc } define @vmin_vx_nxv32i8( %va, i8 signext %b) { ; CHECK-LABEL: vmin_vx_nxv32i8: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e8,m4,ta,mu ; CHECK-NEXT: vminu.vx v8, v8, a0 ; CHECK-NEXT: ret %head = insertelement undef, i8 %b, i32 0 %splat = shufflevector %head, undef, zeroinitializer %cmp = icmp ult %va, %splat %vc = select %cmp, %va, %splat ret %vc } define @vmin_vi_nxv32i8_0( %va) { ; CHECK-LABEL: vmin_vi_nxv32i8_0: ; CHECK: # %bb.0: ; CHECK-NEXT: addi a0, zero, -3 ; CHECK-NEXT: vsetvli a1, zero, e8,m4,ta,mu ; CHECK-NEXT: vminu.vx v8, v8, a0 ; CHECK-NEXT: ret %head = insertelement undef, i8 -3, i32 0 %splat = shufflevector %head, undef, zeroinitializer %cmp = icmp ult %va, %splat %vc = select %cmp, %va, %splat ret %vc } define @vmin_vv_nxv64i8( %va, %vb) { ; CHECK-LABEL: vmin_vv_nxv64i8: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e8,m8,ta,mu ; CHECK-NEXT: vminu.vv v8, v8, v16 ; CHECK-NEXT: ret %cmp = icmp ult %va, %vb %vc = select %cmp, %va, %vb ret %vc } define @vmin_vx_nxv64i8( %va, i8 signext %b) { ; CHECK-LABEL: vmin_vx_nxv64i8: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e8,m8,ta,mu ; CHECK-NEXT: vminu.vx v8, v8, a0 ; CHECK-NEXT: ret %head = insertelement undef, i8 %b, i32 0 %splat = shufflevector %head, undef, zeroinitializer %cmp = icmp ult %va, %splat %vc = select %cmp, %va, %splat ret %vc } define @vmin_vi_nxv64i8_0( %va) { ; CHECK-LABEL: vmin_vi_nxv64i8_0: ; CHECK: # %bb.0: ; CHECK-NEXT: addi a0, zero, -3 ; CHECK-NEXT: vsetvli a1, zero, e8,m8,ta,mu ; CHECK-NEXT: vminu.vx v8, v8, a0 ; CHECK-NEXT: ret %head = insertelement undef, i8 -3, i32 0 %splat = shufflevector %head, undef, zeroinitializer %cmp = icmp ult %va, %splat %vc = select %cmp, %va, %splat ret %vc } define @vmin_vv_nxv1i16( %va, %vb) { ; CHECK-LABEL: vmin_vv_nxv1i16: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e16,mf4,ta,mu ; CHECK-NEXT: vminu.vv v8, v8, v9 ; CHECK-NEXT: ret %cmp = icmp ult %va, %vb %vc = select %cmp, %va, %vb ret %vc } define @vmin_vx_nxv1i16( %va, i16 signext %b) { ; CHECK-LABEL: vmin_vx_nxv1i16: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e16,mf4,ta,mu ; CHECK-NEXT: vminu.vx v8, v8, a0 ; CHECK-NEXT: ret %head = insertelement undef, i16 %b, i32 0 %splat = shufflevector %head, undef, zeroinitializer %cmp = icmp ult %va, %splat %vc = select %cmp, %va, %splat ret %vc } define @vmin_vi_nxv1i16_0( %va) { ; CHECK-LABEL: vmin_vi_nxv1i16_0: ; CHECK: # %bb.0: ; CHECK-NEXT: addi a0, zero, -3 ; CHECK-NEXT: vsetvli a1, zero, e16,mf4,ta,mu ; CHECK-NEXT: vminu.vx v8, v8, a0 ; CHECK-NEXT: ret %head = insertelement undef, i16 -3, i32 0 %splat = shufflevector %head, undef, zeroinitializer %cmp = icmp ult %va, %splat %vc = select %cmp, %va, %splat ret %vc } define @vmin_vv_nxv2i16( %va, %vb) { ; CHECK-LABEL: vmin_vv_nxv2i16: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e16,mf2,ta,mu ; CHECK-NEXT: vminu.vv v8, v8, v9 ; CHECK-NEXT: ret %cmp = icmp ult %va, %vb %vc = select %cmp, %va, %vb ret %vc } define @vmin_vx_nxv2i16( %va, i16 signext %b) { ; CHECK-LABEL: vmin_vx_nxv2i16: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e16,mf2,ta,mu ; CHECK-NEXT: vminu.vx v8, v8, a0 ; CHECK-NEXT: ret %head = insertelement undef, i16 %b, i32 0 %splat = shufflevector %head, undef, zeroinitializer %cmp = icmp ult %va, %splat %vc = select %cmp, %va, %splat ret %vc } define @vmin_vi_nxv2i16_0( %va) { ; CHECK-LABEL: vmin_vi_nxv2i16_0: ; CHECK: # %bb.0: ; CHECK-NEXT: addi a0, zero, -3 ; CHECK-NEXT: vsetvli a1, zero, e16,mf2,ta,mu ; CHECK-NEXT: vminu.vx v8, v8, a0 ; CHECK-NEXT: ret %head = insertelement undef, i16 -3, i32 0 %splat = shufflevector %head, undef, zeroinitializer %cmp = icmp ult %va, %splat %vc = select %cmp, %va, %splat ret %vc } define @vmin_vv_nxv4i16( %va, %vb) { ; CHECK-LABEL: vmin_vv_nxv4i16: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e16,m1,ta,mu ; CHECK-NEXT: vminu.vv v8, v8, v9 ; CHECK-NEXT: ret %cmp = icmp ult %va, %vb %vc = select %cmp, %va, %vb ret %vc } define @vmin_vx_nxv4i16( %va, i16 signext %b) { ; CHECK-LABEL: vmin_vx_nxv4i16: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e16,m1,ta,mu ; CHECK-NEXT: vminu.vx v8, v8, a0 ; CHECK-NEXT: ret %head = insertelement undef, i16 %b, i32 0 %splat = shufflevector %head, undef, zeroinitializer %cmp = icmp ult %va, %splat %vc = select %cmp, %va, %splat ret %vc } define @vmin_vi_nxv4i16_0( %va) { ; CHECK-LABEL: vmin_vi_nxv4i16_0: ; CHECK: # %bb.0: ; CHECK-NEXT: addi a0, zero, -3 ; CHECK-NEXT: vsetvli a1, zero, e16,m1,ta,mu ; CHECK-NEXT: vminu.vx v8, v8, a0 ; CHECK-NEXT: ret %head = insertelement undef, i16 -3, i32 0 %splat = shufflevector %head, undef, zeroinitializer %cmp = icmp ult %va, %splat %vc = select %cmp, %va, %splat ret %vc } define @vmin_vv_nxv8i16( %va, %vb) { ; CHECK-LABEL: vmin_vv_nxv8i16: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e16,m2,ta,mu ; CHECK-NEXT: vminu.vv v8, v8, v10 ; CHECK-NEXT: ret %cmp = icmp ult %va, %vb %vc = select %cmp, %va, %vb ret %vc } define @vmin_vx_nxv8i16( %va, i16 signext %b) { ; CHECK-LABEL: vmin_vx_nxv8i16: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e16,m2,ta,mu ; CHECK-NEXT: vminu.vx v8, v8, a0 ; CHECK-NEXT: ret %head = insertelement undef, i16 %b, i32 0 %splat = shufflevector %head, undef, zeroinitializer %cmp = icmp ult %va, %splat %vc = select %cmp, %va, %splat ret %vc } define @vmin_vi_nxv8i16_0( %va) { ; CHECK-LABEL: vmin_vi_nxv8i16_0: ; CHECK: # %bb.0: ; CHECK-NEXT: addi a0, zero, -3 ; CHECK-NEXT: vsetvli a1, zero, e16,m2,ta,mu ; CHECK-NEXT: vminu.vx v8, v8, a0 ; CHECK-NEXT: ret %head = insertelement undef, i16 -3, i32 0 %splat = shufflevector %head, undef, zeroinitializer %cmp = icmp ult %va, %splat %vc = select %cmp, %va, %splat ret %vc } define @vmin_vv_nxv16i16( %va, %vb) { ; CHECK-LABEL: vmin_vv_nxv16i16: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e16,m4,ta,mu ; CHECK-NEXT: vminu.vv v8, v8, v12 ; CHECK-NEXT: ret %cmp = icmp ult %va, %vb %vc = select %cmp, %va, %vb ret %vc } define @vmin_vx_nxv16i16( %va, i16 signext %b) { ; CHECK-LABEL: vmin_vx_nxv16i16: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e16,m4,ta,mu ; CHECK-NEXT: vminu.vx v8, v8, a0 ; CHECK-NEXT: ret %head = insertelement undef, i16 %b, i32 0 %splat = shufflevector %head, undef, zeroinitializer %cmp = icmp ult %va, %splat %vc = select %cmp, %va, %splat ret %vc } define @vmin_vi_nxv16i16_0( %va) { ; CHECK-LABEL: vmin_vi_nxv16i16_0: ; CHECK: # %bb.0: ; CHECK-NEXT: addi a0, zero, -3 ; CHECK-NEXT: vsetvli a1, zero, e16,m4,ta,mu ; CHECK-NEXT: vminu.vx v8, v8, a0 ; CHECK-NEXT: ret %head = insertelement undef, i16 -3, i32 0 %splat = shufflevector %head, undef, zeroinitializer %cmp = icmp ult %va, %splat %vc = select %cmp, %va, %splat ret %vc } define @vmin_vv_nxv32i16( %va, %vb) { ; CHECK-LABEL: vmin_vv_nxv32i16: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e16,m8,ta,mu ; CHECK-NEXT: vminu.vv v8, v8, v16 ; CHECK-NEXT: ret %cmp = icmp ult %va, %vb %vc = select %cmp, %va, %vb ret %vc } define @vmin_vx_nxv32i16( %va, i16 signext %b) { ; CHECK-LABEL: vmin_vx_nxv32i16: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e16,m8,ta,mu ; CHECK-NEXT: vminu.vx v8, v8, a0 ; CHECK-NEXT: ret %head = insertelement undef, i16 %b, i32 0 %splat = shufflevector %head, undef, zeroinitializer %cmp = icmp ult %va, %splat %vc = select %cmp, %va, %splat ret %vc } define @vmin_vi_nxv32i16_0( %va) { ; CHECK-LABEL: vmin_vi_nxv32i16_0: ; CHECK: # %bb.0: ; CHECK-NEXT: addi a0, zero, -3 ; CHECK-NEXT: vsetvli a1, zero, e16,m8,ta,mu ; CHECK-NEXT: vminu.vx v8, v8, a0 ; CHECK-NEXT: ret %head = insertelement undef, i16 -3, i32 0 %splat = shufflevector %head, undef, zeroinitializer %cmp = icmp ult %va, %splat %vc = select %cmp, %va, %splat ret %vc } define @vmin_vv_nxv1i32( %va, %vb) { ; CHECK-LABEL: vmin_vv_nxv1i32: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32,mf2,ta,mu ; CHECK-NEXT: vminu.vv v8, v8, v9 ; CHECK-NEXT: ret %cmp = icmp ult %va, %vb %vc = select %cmp, %va, %vb ret %vc } define @vmin_vx_nxv1i32( %va, i32 %b) { ; CHECK-LABEL: vmin_vx_nxv1i32: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e32,mf2,ta,mu ; CHECK-NEXT: vminu.vx v8, v8, a0 ; CHECK-NEXT: ret %head = insertelement undef, i32 %b, i32 0 %splat = shufflevector %head, undef, zeroinitializer %cmp = icmp ult %va, %splat %vc = select %cmp, %va, %splat ret %vc } define @vmin_vi_nxv1i32_0( %va) { ; CHECK-LABEL: vmin_vi_nxv1i32_0: ; CHECK: # %bb.0: ; CHECK-NEXT: addi a0, zero, -3 ; CHECK-NEXT: vsetvli a1, zero, e32,mf2,ta,mu ; CHECK-NEXT: vminu.vx v8, v8, a0 ; CHECK-NEXT: ret %head = insertelement undef, i32 -3, i32 0 %splat = shufflevector %head, undef, zeroinitializer %cmp = icmp ult %va, %splat %vc = select %cmp, %va, %splat ret %vc } define @vmin_vv_nxv2i32( %va, %vb) { ; CHECK-LABEL: vmin_vv_nxv2i32: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32,m1,ta,mu ; CHECK-NEXT: vminu.vv v8, v8, v9 ; CHECK-NEXT: ret %cmp = icmp ult %va, %vb %vc = select %cmp, %va, %vb ret %vc } define @vmin_vx_nxv2i32( %va, i32 %b) { ; CHECK-LABEL: vmin_vx_nxv2i32: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e32,m1,ta,mu ; CHECK-NEXT: vminu.vx v8, v8, a0 ; CHECK-NEXT: ret %head = insertelement undef, i32 %b, i32 0 %splat = shufflevector %head, undef, zeroinitializer %cmp = icmp ult %va, %splat %vc = select %cmp, %va, %splat ret %vc } define @vmin_vi_nxv2i32_0( %va) { ; CHECK-LABEL: vmin_vi_nxv2i32_0: ; CHECK: # %bb.0: ; CHECK-NEXT: addi a0, zero, -3 ; CHECK-NEXT: vsetvli a1, zero, e32,m1,ta,mu ; CHECK-NEXT: vminu.vx v8, v8, a0 ; CHECK-NEXT: ret %head = insertelement undef, i32 -3, i32 0 %splat = shufflevector %head, undef, zeroinitializer %cmp = icmp ult %va, %splat %vc = select %cmp, %va, %splat ret %vc } define @vmin_vv_nxv4i32( %va, %vb) { ; CHECK-LABEL: vmin_vv_nxv4i32: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32,m2,ta,mu ; CHECK-NEXT: vminu.vv v8, v8, v10 ; CHECK-NEXT: ret %cmp = icmp ult %va, %vb %vc = select %cmp, %va, %vb ret %vc } define @vmin_vx_nxv4i32( %va, i32 %b) { ; CHECK-LABEL: vmin_vx_nxv4i32: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e32,m2,ta,mu ; CHECK-NEXT: vminu.vx v8, v8, a0 ; CHECK-NEXT: ret %head = insertelement undef, i32 %b, i32 0 %splat = shufflevector %head, undef, zeroinitializer %cmp = icmp ult %va, %splat %vc = select %cmp, %va, %splat ret %vc } define @vmin_vi_nxv4i32_0( %va) { ; CHECK-LABEL: vmin_vi_nxv4i32_0: ; CHECK: # %bb.0: ; CHECK-NEXT: addi a0, zero, -3 ; CHECK-NEXT: vsetvli a1, zero, e32,m2,ta,mu ; CHECK-NEXT: vminu.vx v8, v8, a0 ; CHECK-NEXT: ret %head = insertelement undef, i32 -3, i32 0 %splat = shufflevector %head, undef, zeroinitializer %cmp = icmp ult %va, %splat %vc = select %cmp, %va, %splat ret %vc } define @vmin_vv_nxv8i32( %va, %vb) { ; CHECK-LABEL: vmin_vv_nxv8i32: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32,m4,ta,mu ; CHECK-NEXT: vminu.vv v8, v8, v12 ; CHECK-NEXT: ret %cmp = icmp ult %va, %vb %vc = select %cmp, %va, %vb ret %vc } define @vmin_vx_nxv8i32( %va, i32 %b) { ; CHECK-LABEL: vmin_vx_nxv8i32: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e32,m4,ta,mu ; CHECK-NEXT: vminu.vx v8, v8, a0 ; CHECK-NEXT: ret %head = insertelement undef, i32 %b, i32 0 %splat = shufflevector %head, undef, zeroinitializer %cmp = icmp ult %va, %splat %vc = select %cmp, %va, %splat ret %vc } define @vmin_vi_nxv8i32_0( %va) { ; CHECK-LABEL: vmin_vi_nxv8i32_0: ; CHECK: # %bb.0: ; CHECK-NEXT: addi a0, zero, -3 ; CHECK-NEXT: vsetvli a1, zero, e32,m4,ta,mu ; CHECK-NEXT: vminu.vx v8, v8, a0 ; CHECK-NEXT: ret %head = insertelement undef, i32 -3, i32 0 %splat = shufflevector %head, undef, zeroinitializer %cmp = icmp ult %va, %splat %vc = select %cmp, %va, %splat ret %vc } define @vmin_vv_nxv16i32( %va, %vb) { ; CHECK-LABEL: vmin_vv_nxv16i32: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32,m8,ta,mu ; CHECK-NEXT: vminu.vv v8, v8, v16 ; CHECK-NEXT: ret %cmp = icmp ult %va, %vb %vc = select %cmp, %va, %vb ret %vc } define @vmin_vx_nxv16i32( %va, i32 %b) { ; CHECK-LABEL: vmin_vx_nxv16i32: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e32,m8,ta,mu ; CHECK-NEXT: vminu.vx v8, v8, a0 ; CHECK-NEXT: ret %head = insertelement undef, i32 %b, i32 0 %splat = shufflevector %head, undef, zeroinitializer %cmp = icmp ult %va, %splat %vc = select %cmp, %va, %splat ret %vc } define @vmin_vi_nxv16i32_0( %va) { ; CHECK-LABEL: vmin_vi_nxv16i32_0: ; CHECK: # %bb.0: ; CHECK-NEXT: addi a0, zero, -3 ; CHECK-NEXT: vsetvli a1, zero, e32,m8,ta,mu ; CHECK-NEXT: vminu.vx v8, v8, a0 ; CHECK-NEXT: ret %head = insertelement undef, i32 -3, i32 0 %splat = shufflevector %head, undef, zeroinitializer %cmp = icmp ult %va, %splat %vc = select %cmp, %va, %splat ret %vc } define @vmin_vv_nxv1i64( %va, %vb) { ; CHECK-LABEL: vmin_vv_nxv1i64: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e64,m1,ta,mu ; CHECK-NEXT: vminu.vv v8, v8, v9 ; CHECK-NEXT: ret %cmp = icmp ult %va, %vb %vc = select %cmp, %va, %vb ret %vc } define @vmin_vx_nxv1i64( %va, i64 %b) { ; CHECK-LABEL: vmin_vx_nxv1i64: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a2, zero, e64,m1,ta,mu ; CHECK-NEXT: vmv.v.x v25, a1 ; CHECK-NEXT: addi a1, zero, 32 ; CHECK-NEXT: vsll.vx v25, v25, a1 ; CHECK-NEXT: vmv.v.x v26, a0 ; CHECK-NEXT: vsll.vx v26, v26, a1 ; CHECK-NEXT: vsrl.vx v26, v26, a1 ; CHECK-NEXT: vor.vv v25, v26, v25 ; CHECK-NEXT: vminu.vv v8, v8, v25 ; CHECK-NEXT: ret %head = insertelement undef, i64 %b, i32 0 %splat = shufflevector %head, undef, zeroinitializer %cmp = icmp ult %va, %splat %vc = select %cmp, %va, %splat ret %vc } define @vmin_vi_nxv1i64_0( %va) { ; CHECK-LABEL: vmin_vi_nxv1i64_0: ; CHECK: # %bb.0: ; CHECK-NEXT: addi a0, zero, -3 ; CHECK-NEXT: vsetvli a1, zero, e64,m1,ta,mu ; CHECK-NEXT: vminu.vx v8, v8, a0 ; CHECK-NEXT: ret %head = insertelement undef, i64 -3, i32 0 %splat = shufflevector %head, undef, zeroinitializer %cmp = icmp ult %va, %splat %vc = select %cmp, %va, %splat ret %vc } define @vmin_vv_nxv2i64( %va, %vb) { ; CHECK-LABEL: vmin_vv_nxv2i64: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e64,m2,ta,mu ; CHECK-NEXT: vminu.vv v8, v8, v10 ; CHECK-NEXT: ret %cmp = icmp ult %va, %vb %vc = select %cmp, %va, %vb ret %vc } define @vmin_vx_nxv2i64( %va, i64 %b) { ; CHECK-LABEL: vmin_vx_nxv2i64: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a2, zero, e64,m2,ta,mu ; CHECK-NEXT: vmv.v.x v26, a1 ; CHECK-NEXT: addi a1, zero, 32 ; CHECK-NEXT: vsll.vx v26, v26, a1 ; CHECK-NEXT: vmv.v.x v28, a0 ; CHECK-NEXT: vsll.vx v28, v28, a1 ; CHECK-NEXT: vsrl.vx v28, v28, a1 ; CHECK-NEXT: vor.vv v26, v28, v26 ; CHECK-NEXT: vminu.vv v8, v8, v26 ; CHECK-NEXT: ret %head = insertelement undef, i64 %b, i32 0 %splat = shufflevector %head, undef, zeroinitializer %cmp = icmp ult %va, %splat %vc = select %cmp, %va, %splat ret %vc } define @vmin_vi_nxv2i64_0( %va) { ; CHECK-LABEL: vmin_vi_nxv2i64_0: ; CHECK: # %bb.0: ; CHECK-NEXT: addi a0, zero, -3 ; CHECK-NEXT: vsetvli a1, zero, e64,m2,ta,mu ; CHECK-NEXT: vminu.vx v8, v8, a0 ; CHECK-NEXT: ret %head = insertelement undef, i64 -3, i32 0 %splat = shufflevector %head, undef, zeroinitializer %cmp = icmp ult %va, %splat %vc = select %cmp, %va, %splat ret %vc } define @vmin_vv_nxv4i64( %va, %vb) { ; CHECK-LABEL: vmin_vv_nxv4i64: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e64,m4,ta,mu ; CHECK-NEXT: vminu.vv v8, v8, v12 ; CHECK-NEXT: ret %cmp = icmp ult %va, %vb %vc = select %cmp, %va, %vb ret %vc } define @vmin_vx_nxv4i64( %va, i64 %b) { ; CHECK-LABEL: vmin_vx_nxv4i64: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a2, zero, e64,m4,ta,mu ; CHECK-NEXT: vmv.v.x v28, a1 ; CHECK-NEXT: addi a1, zero, 32 ; CHECK-NEXT: vsll.vx v28, v28, a1 ; CHECK-NEXT: vmv.v.x v12, a0 ; CHECK-NEXT: vsll.vx v12, v12, a1 ; CHECK-NEXT: vsrl.vx v12, v12, a1 ; CHECK-NEXT: vor.vv v28, v12, v28 ; CHECK-NEXT: vminu.vv v8, v8, v28 ; CHECK-NEXT: ret %head = insertelement undef, i64 %b, i32 0 %splat = shufflevector %head, undef, zeroinitializer %cmp = icmp ult %va, %splat %vc = select %cmp, %va, %splat ret %vc } define @vmin_vi_nxv4i64_0( %va) { ; CHECK-LABEL: vmin_vi_nxv4i64_0: ; CHECK: # %bb.0: ; CHECK-NEXT: addi a0, zero, -3 ; CHECK-NEXT: vsetvli a1, zero, e64,m4,ta,mu ; CHECK-NEXT: vminu.vx v8, v8, a0 ; CHECK-NEXT: ret %head = insertelement undef, i64 -3, i32 0 %splat = shufflevector %head, undef, zeroinitializer %cmp = icmp ult %va, %splat %vc = select %cmp, %va, %splat ret %vc } define @vmin_vv_nxv8i64( %va, %vb) { ; CHECK-LABEL: vmin_vv_nxv8i64: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e64,m8,ta,mu ; CHECK-NEXT: vminu.vv v8, v8, v16 ; CHECK-NEXT: ret %cmp = icmp ult %va, %vb %vc = select %cmp, %va, %vb ret %vc } define @vmin_vx_nxv8i64( %va, i64 %b) { ; CHECK-LABEL: vmin_vx_nxv8i64: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a2, zero, e64,m8,ta,mu ; CHECK-NEXT: vmv.v.x v16, a1 ; CHECK-NEXT: addi a1, zero, 32 ; CHECK-NEXT: vsll.vx v16, v16, a1 ; CHECK-NEXT: vmv.v.x v24, a0 ; CHECK-NEXT: vsll.vx v24, v24, a1 ; CHECK-NEXT: vsrl.vx v24, v24, a1 ; CHECK-NEXT: vor.vv v16, v24, v16 ; CHECK-NEXT: vminu.vv v8, v8, v16 ; CHECK-NEXT: ret %head = insertelement undef, i64 %b, i32 0 %splat = shufflevector %head, undef, zeroinitializer %cmp = icmp ult %va, %splat %vc = select %cmp, %va, %splat ret %vc } define @vmin_vi_nxv8i64_0( %va) { ; CHECK-LABEL: vmin_vi_nxv8i64_0: ; CHECK: # %bb.0: ; CHECK-NEXT: addi a0, zero, -3 ; CHECK-NEXT: vsetvli a1, zero, e64,m8,ta,mu ; CHECK-NEXT: vminu.vx v8, v8, a0 ; CHECK-NEXT: ret %head = insertelement undef, i64 -3, i32 0 %splat = shufflevector %head, undef, zeroinitializer %cmp = icmp ult %va, %splat %vc = select %cmp, %va, %splat ret %vc }