; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py ; RUN: llc -mtriple=riscv64 -mattr=+experimental-v,+d,+experimental-zfh -verify-machineinstrs \ ; RUN: --riscv-no-aliases < %s | FileCheck %s declare @llvm.riscv.vmfge.nxv1f16.f16( , half, i64); define @intrinsic_vmfge_vf_nxv1f16_f16( %0, half %1, i64 %2) nounwind { ; CHECK-LABEL: intrinsic_vmfge_vf_nxv1f16_f16: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: fmv.h.x ft0, a0 ; CHECK-NEXT: vsetvli a0, a1, e16,mf4,ta,mu ; CHECK-NEXT: vmfge.vf v0, v8, ft0 ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vmfge.nxv1f16.f16( %0, half %1, i64 %2) ret %a } declare @llvm.riscv.vmfge.mask.nxv1f16.f16( , , half, , i64); define @intrinsic_vmfge_mask_vf_nxv1f16_f16( %0, %1, half %2, %3, i64 %4) nounwind { ; CHECK-LABEL: intrinsic_vmfge_mask_vf_nxv1f16_f16: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vmv1r.v v25, v0 ; CHECK-NEXT: fmv.h.x ft0, a0 ; CHECK-NEXT: vsetvli a0, a1, e16,mf4,tu,mu ; CHECK-NEXT: vmv1r.v v0, v9 ; CHECK-NEXT: vmfge.vf v25, v8, ft0, v0.t ; CHECK-NEXT: vmv1r.v v0, v25 ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vmfge.mask.nxv1f16.f16( %0, %1, half %2, %3, i64 %4) ret %a } declare @llvm.riscv.vmfge.nxv2f16.f16( , half, i64); define @intrinsic_vmfge_vf_nxv2f16_f16( %0, half %1, i64 %2) nounwind { ; CHECK-LABEL: intrinsic_vmfge_vf_nxv2f16_f16: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: fmv.h.x ft0, a0 ; CHECK-NEXT: vsetvli a0, a1, e16,mf2,ta,mu ; CHECK-NEXT: vmfge.vf v0, v8, ft0 ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vmfge.nxv2f16.f16( %0, half %1, i64 %2) ret %a } declare @llvm.riscv.vmfge.mask.nxv2f16.f16( , , half, , i64); define @intrinsic_vmfge_mask_vf_nxv2f16_f16( %0, %1, half %2, %3, i64 %4) nounwind { ; CHECK-LABEL: intrinsic_vmfge_mask_vf_nxv2f16_f16: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vmv1r.v v25, v0 ; CHECK-NEXT: fmv.h.x ft0, a0 ; CHECK-NEXT: vsetvli a0, a1, e16,mf2,tu,mu ; CHECK-NEXT: vmv1r.v v0, v9 ; CHECK-NEXT: vmfge.vf v25, v8, ft0, v0.t ; CHECK-NEXT: vmv1r.v v0, v25 ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vmfge.mask.nxv2f16.f16( %0, %1, half %2, %3, i64 %4) ret %a } declare @llvm.riscv.vmfge.nxv4f16.f16( , half, i64); define @intrinsic_vmfge_vf_nxv4f16_f16( %0, half %1, i64 %2) nounwind { ; CHECK-LABEL: intrinsic_vmfge_vf_nxv4f16_f16: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: fmv.h.x ft0, a0 ; CHECK-NEXT: vsetvli a0, a1, e16,m1,ta,mu ; CHECK-NEXT: vmfge.vf v0, v8, ft0 ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vmfge.nxv4f16.f16( %0, half %1, i64 %2) ret %a } declare @llvm.riscv.vmfge.mask.nxv4f16.f16( , , half, , i64); define @intrinsic_vmfge_mask_vf_nxv4f16_f16( %0, %1, half %2, %3, i64 %4) nounwind { ; CHECK-LABEL: intrinsic_vmfge_mask_vf_nxv4f16_f16: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vmv1r.v v25, v0 ; CHECK-NEXT: fmv.h.x ft0, a0 ; CHECK-NEXT: vsetvli a0, a1, e16,m1,tu,mu ; CHECK-NEXT: vmv1r.v v0, v9 ; CHECK-NEXT: vmfge.vf v25, v8, ft0, v0.t ; CHECK-NEXT: vmv1r.v v0, v25 ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vmfge.mask.nxv4f16.f16( %0, %1, half %2, %3, i64 %4) ret %a } declare @llvm.riscv.vmfge.nxv8f16.f16( , half, i64); define @intrinsic_vmfge_vf_nxv8f16_f16( %0, half %1, i64 %2) nounwind { ; CHECK-LABEL: intrinsic_vmfge_vf_nxv8f16_f16: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: fmv.h.x ft0, a0 ; CHECK-NEXT: vsetvli a0, a1, e16,m2,ta,mu ; CHECK-NEXT: vmfge.vf v0, v8, ft0 ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vmfge.nxv8f16.f16( %0, half %1, i64 %2) ret %a } declare @llvm.riscv.vmfge.mask.nxv8f16.f16( , , half, , i64); define @intrinsic_vmfge_mask_vf_nxv8f16_f16( %0, %1, half %2, %3, i64 %4) nounwind { ; CHECK-LABEL: intrinsic_vmfge_mask_vf_nxv8f16_f16: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vmv1r.v v25, v0 ; CHECK-NEXT: fmv.h.x ft0, a0 ; CHECK-NEXT: vsetvli a0, a1, e16,m2,tu,mu ; CHECK-NEXT: vmv1r.v v0, v10 ; CHECK-NEXT: vmfge.vf v25, v8, ft0, v0.t ; CHECK-NEXT: vmv1r.v v0, v25 ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vmfge.mask.nxv8f16.f16( %0, %1, half %2, %3, i64 %4) ret %a } declare @llvm.riscv.vmfge.nxv16f16.f16( , half, i64); define @intrinsic_vmfge_vf_nxv16f16_f16( %0, half %1, i64 %2) nounwind { ; CHECK-LABEL: intrinsic_vmfge_vf_nxv16f16_f16: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: fmv.h.x ft0, a0 ; CHECK-NEXT: vsetvli a0, a1, e16,m4,ta,mu ; CHECK-NEXT: vmfge.vf v0, v8, ft0 ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vmfge.nxv16f16.f16( %0, half %1, i64 %2) ret %a } declare @llvm.riscv.vmfge.mask.nxv16f16.f16( , , half, , i64); define @intrinsic_vmfge_mask_vf_nxv16f16_f16( %0, %1, half %2, %3, i64 %4) nounwind { ; CHECK-LABEL: intrinsic_vmfge_mask_vf_nxv16f16_f16: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vmv1r.v v25, v0 ; CHECK-NEXT: fmv.h.x ft0, a0 ; CHECK-NEXT: vsetvli a0, a1, e16,m4,tu,mu ; CHECK-NEXT: vmv1r.v v0, v12 ; CHECK-NEXT: vmfge.vf v25, v8, ft0, v0.t ; CHECK-NEXT: vmv1r.v v0, v25 ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vmfge.mask.nxv16f16.f16( %0, %1, half %2, %3, i64 %4) ret %a } declare @llvm.riscv.vmfge.nxv1f32.f32( , float, i64); define @intrinsic_vmfge_vf_nxv1f32_f32( %0, float %1, i64 %2) nounwind { ; CHECK-LABEL: intrinsic_vmfge_vf_nxv1f32_f32: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: fmv.w.x ft0, a0 ; CHECK-NEXT: vsetvli a0, a1, e32,mf2,ta,mu ; CHECK-NEXT: vmfge.vf v0, v8, ft0 ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vmfge.nxv1f32.f32( %0, float %1, i64 %2) ret %a } declare @llvm.riscv.vmfge.mask.nxv1f32.f32( , , float, , i64); define @intrinsic_vmfge_mask_vf_nxv1f32_f32( %0, %1, float %2, %3, i64 %4) nounwind { ; CHECK-LABEL: intrinsic_vmfge_mask_vf_nxv1f32_f32: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vmv1r.v v25, v0 ; CHECK-NEXT: fmv.w.x ft0, a0 ; CHECK-NEXT: vsetvli a0, a1, e32,mf2,tu,mu ; CHECK-NEXT: vmv1r.v v0, v9 ; CHECK-NEXT: vmfge.vf v25, v8, ft0, v0.t ; CHECK-NEXT: vmv1r.v v0, v25 ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vmfge.mask.nxv1f32.f32( %0, %1, float %2, %3, i64 %4) ret %a } declare @llvm.riscv.vmfge.nxv2f32.f32( , float, i64); define @intrinsic_vmfge_vf_nxv2f32_f32( %0, float %1, i64 %2) nounwind { ; CHECK-LABEL: intrinsic_vmfge_vf_nxv2f32_f32: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: fmv.w.x ft0, a0 ; CHECK-NEXT: vsetvli a0, a1, e32,m1,ta,mu ; CHECK-NEXT: vmfge.vf v0, v8, ft0 ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vmfge.nxv2f32.f32( %0, float %1, i64 %2) ret %a } declare @llvm.riscv.vmfge.mask.nxv2f32.f32( , , float, , i64); define @intrinsic_vmfge_mask_vf_nxv2f32_f32( %0, %1, float %2, %3, i64 %4) nounwind { ; CHECK-LABEL: intrinsic_vmfge_mask_vf_nxv2f32_f32: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vmv1r.v v25, v0 ; CHECK-NEXT: fmv.w.x ft0, a0 ; CHECK-NEXT: vsetvli a0, a1, e32,m1,tu,mu ; CHECK-NEXT: vmv1r.v v0, v9 ; CHECK-NEXT: vmfge.vf v25, v8, ft0, v0.t ; CHECK-NEXT: vmv1r.v v0, v25 ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vmfge.mask.nxv2f32.f32( %0, %1, float %2, %3, i64 %4) ret %a } declare @llvm.riscv.vmfge.nxv4f32.f32( , float, i64); define @intrinsic_vmfge_vf_nxv4f32_f32( %0, float %1, i64 %2) nounwind { ; CHECK-LABEL: intrinsic_vmfge_vf_nxv4f32_f32: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: fmv.w.x ft0, a0 ; CHECK-NEXT: vsetvli a0, a1, e32,m2,ta,mu ; CHECK-NEXT: vmfge.vf v0, v8, ft0 ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vmfge.nxv4f32.f32( %0, float %1, i64 %2) ret %a } declare @llvm.riscv.vmfge.mask.nxv4f32.f32( , , float, , i64); define @intrinsic_vmfge_mask_vf_nxv4f32_f32( %0, %1, float %2, %3, i64 %4) nounwind { ; CHECK-LABEL: intrinsic_vmfge_mask_vf_nxv4f32_f32: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vmv1r.v v25, v0 ; CHECK-NEXT: fmv.w.x ft0, a0 ; CHECK-NEXT: vsetvli a0, a1, e32,m2,tu,mu ; CHECK-NEXT: vmv1r.v v0, v10 ; CHECK-NEXT: vmfge.vf v25, v8, ft0, v0.t ; CHECK-NEXT: vmv1r.v v0, v25 ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vmfge.mask.nxv4f32.f32( %0, %1, float %2, %3, i64 %4) ret %a } declare @llvm.riscv.vmfge.nxv8f32.f32( , float, i64); define @intrinsic_vmfge_vf_nxv8f32_f32( %0, float %1, i64 %2) nounwind { ; CHECK-LABEL: intrinsic_vmfge_vf_nxv8f32_f32: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: fmv.w.x ft0, a0 ; CHECK-NEXT: vsetvli a0, a1, e32,m4,ta,mu ; CHECK-NEXT: vmfge.vf v0, v8, ft0 ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vmfge.nxv8f32.f32( %0, float %1, i64 %2) ret %a } declare @llvm.riscv.vmfge.mask.nxv8f32.f32( , , float, , i64); define @intrinsic_vmfge_mask_vf_nxv8f32_f32( %0, %1, float %2, %3, i64 %4) nounwind { ; CHECK-LABEL: intrinsic_vmfge_mask_vf_nxv8f32_f32: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vmv1r.v v25, v0 ; CHECK-NEXT: fmv.w.x ft0, a0 ; CHECK-NEXT: vsetvli a0, a1, e32,m4,tu,mu ; CHECK-NEXT: vmv1r.v v0, v12 ; CHECK-NEXT: vmfge.vf v25, v8, ft0, v0.t ; CHECK-NEXT: vmv1r.v v0, v25 ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vmfge.mask.nxv8f32.f32( %0, %1, float %2, %3, i64 %4) ret %a } declare @llvm.riscv.vmfge.nxv1f64.f64( , double, i64); define @intrinsic_vmfge_vf_nxv1f64_f64( %0, double %1, i64 %2) nounwind { ; CHECK-LABEL: intrinsic_vmfge_vf_nxv1f64_f64: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: fmv.d.x ft0, a0 ; CHECK-NEXT: vsetvli a0, a1, e64,m1,ta,mu ; CHECK-NEXT: vmfge.vf v0, v8, ft0 ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vmfge.nxv1f64.f64( %0, double %1, i64 %2) ret %a } declare @llvm.riscv.vmfge.mask.nxv1f64.f64( , , double, , i64); define @intrinsic_vmfge_mask_vf_nxv1f64_f64( %0, %1, double %2, %3, i64 %4) nounwind { ; CHECK-LABEL: intrinsic_vmfge_mask_vf_nxv1f64_f64: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vmv1r.v v25, v0 ; CHECK-NEXT: fmv.d.x ft0, a0 ; CHECK-NEXT: vsetvli a0, a1, e64,m1,tu,mu ; CHECK-NEXT: vmv1r.v v0, v9 ; CHECK-NEXT: vmfge.vf v25, v8, ft0, v0.t ; CHECK-NEXT: vmv1r.v v0, v25 ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vmfge.mask.nxv1f64.f64( %0, %1, double %2, %3, i64 %4) ret %a } declare @llvm.riscv.vmfge.nxv2f64.f64( , double, i64); define @intrinsic_vmfge_vf_nxv2f64_f64( %0, double %1, i64 %2) nounwind { ; CHECK-LABEL: intrinsic_vmfge_vf_nxv2f64_f64: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: fmv.d.x ft0, a0 ; CHECK-NEXT: vsetvli a0, a1, e64,m2,ta,mu ; CHECK-NEXT: vmfge.vf v0, v8, ft0 ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vmfge.nxv2f64.f64( %0, double %1, i64 %2) ret %a } declare @llvm.riscv.vmfge.mask.nxv2f64.f64( , , double, , i64); define @intrinsic_vmfge_mask_vf_nxv2f64_f64( %0, %1, double %2, %3, i64 %4) nounwind { ; CHECK-LABEL: intrinsic_vmfge_mask_vf_nxv2f64_f64: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vmv1r.v v25, v0 ; CHECK-NEXT: fmv.d.x ft0, a0 ; CHECK-NEXT: vsetvli a0, a1, e64,m2,tu,mu ; CHECK-NEXT: vmv1r.v v0, v10 ; CHECK-NEXT: vmfge.vf v25, v8, ft0, v0.t ; CHECK-NEXT: vmv1r.v v0, v25 ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vmfge.mask.nxv2f64.f64( %0, %1, double %2, %3, i64 %4) ret %a } declare @llvm.riscv.vmfge.nxv4f64.f64( , double, i64); define @intrinsic_vmfge_vf_nxv4f64_f64( %0, double %1, i64 %2) nounwind { ; CHECK-LABEL: intrinsic_vmfge_vf_nxv4f64_f64: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: fmv.d.x ft0, a0 ; CHECK-NEXT: vsetvli a0, a1, e64,m4,ta,mu ; CHECK-NEXT: vmfge.vf v0, v8, ft0 ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vmfge.nxv4f64.f64( %0, double %1, i64 %2) ret %a } declare @llvm.riscv.vmfge.mask.nxv4f64.f64( , , double, , i64); define @intrinsic_vmfge_mask_vf_nxv4f64_f64( %0, %1, double %2, %3, i64 %4) nounwind { ; CHECK-LABEL: intrinsic_vmfge_mask_vf_nxv4f64_f64: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vmv1r.v v25, v0 ; CHECK-NEXT: fmv.d.x ft0, a0 ; CHECK-NEXT: vsetvli a0, a1, e64,m4,tu,mu ; CHECK-NEXT: vmv1r.v v0, v12 ; CHECK-NEXT: vmfge.vf v25, v8, ft0, v0.t ; CHECK-NEXT: vmv1r.v v0, v25 ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vmfge.mask.nxv4f64.f64( %0, %1, double %2, %3, i64 %4) ret %a }