; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py ; RUN: llc -mtriple=riscv64 -mattr=+experimental-v,+d,+experimental-zfh -verify-machineinstrs \ ; RUN: --riscv-no-aliases < %s | FileCheck %s declare @llvm.riscv.vlse.nxv1i64( *, i64, i64); define @intrinsic_vlse_v_nxv1i64_nxv1i64(* %0, i64 %1, i64 %2) nounwind { ; CHECK-LABEL: intrinsic_vlse_v_nxv1i64_nxv1i64: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a2, a2, e64,m1,ta,mu ; CHECK-NEXT: vlse64.v v8, (a0), a1 ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vlse.nxv1i64( * %0, i64 %1, i64 %2) ret %a } declare @llvm.riscv.vlse.mask.nxv1i64( , *, i64, , i64); define @intrinsic_vlse_mask_v_nxv1i64_nxv1i64( %0, * %1, i64 %2, %3, i64 %4) nounwind { ; CHECK-LABEL: intrinsic_vlse_mask_v_nxv1i64_nxv1i64: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a2, a2, e64,m1,tu,mu ; CHECK-NEXT: vlse64.v v8, (a0), a1, v0.t ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vlse.mask.nxv1i64( %0, * %1, i64 %2, %3, i64 %4) ret %a } declare @llvm.riscv.vlse.nxv2i64( *, i64, i64); define @intrinsic_vlse_v_nxv2i64_nxv2i64(* %0, i64 %1, i64 %2) nounwind { ; CHECK-LABEL: intrinsic_vlse_v_nxv2i64_nxv2i64: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a2, a2, e64,m2,ta,mu ; CHECK-NEXT: vlse64.v v8, (a0), a1 ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vlse.nxv2i64( * %0, i64 %1, i64 %2) ret %a } declare @llvm.riscv.vlse.mask.nxv2i64( , *, i64, , i64); define @intrinsic_vlse_mask_v_nxv2i64_nxv2i64( %0, * %1, i64 %2, %3, i64 %4) nounwind { ; CHECK-LABEL: intrinsic_vlse_mask_v_nxv2i64_nxv2i64: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a2, a2, e64,m2,tu,mu ; CHECK-NEXT: vlse64.v v8, (a0), a1, v0.t ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vlse.mask.nxv2i64( %0, * %1, i64 %2, %3, i64 %4) ret %a } declare @llvm.riscv.vlse.nxv4i64( *, i64, i64); define @intrinsic_vlse_v_nxv4i64_nxv4i64(* %0, i64 %1, i64 %2) nounwind { ; CHECK-LABEL: intrinsic_vlse_v_nxv4i64_nxv4i64: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a2, a2, e64,m4,ta,mu ; CHECK-NEXT: vlse64.v v8, (a0), a1 ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vlse.nxv4i64( * %0, i64 %1, i64 %2) ret %a } declare @llvm.riscv.vlse.mask.nxv4i64( , *, i64, , i64); define @intrinsic_vlse_mask_v_nxv4i64_nxv4i64( %0, * %1, i64 %2, %3, i64 %4) nounwind { ; CHECK-LABEL: intrinsic_vlse_mask_v_nxv4i64_nxv4i64: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a2, a2, e64,m4,tu,mu ; CHECK-NEXT: vlse64.v v8, (a0), a1, v0.t ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vlse.mask.nxv4i64( %0, * %1, i64 %2, %3, i64 %4) ret %a } declare @llvm.riscv.vlse.nxv8i64( *, i64, i64); define @intrinsic_vlse_v_nxv8i64_nxv8i64(* %0, i64 %1, i64 %2) nounwind { ; CHECK-LABEL: intrinsic_vlse_v_nxv8i64_nxv8i64: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a2, a2, e64,m8,ta,mu ; CHECK-NEXT: vlse64.v v8, (a0), a1 ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vlse.nxv8i64( * %0, i64 %1, i64 %2) ret %a } declare @llvm.riscv.vlse.mask.nxv8i64( , *, i64, , i64); define @intrinsic_vlse_mask_v_nxv8i64_nxv8i64( %0, * %1, i64 %2, %3, i64 %4) nounwind { ; CHECK-LABEL: intrinsic_vlse_mask_v_nxv8i64_nxv8i64: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a2, a2, e64,m8,tu,mu ; CHECK-NEXT: vlse64.v v8, (a0), a1, v0.t ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vlse.mask.nxv8i64( %0, * %1, i64 %2, %3, i64 %4) ret %a } declare @llvm.riscv.vlse.nxv1f64( *, i64, i64); define @intrinsic_vlse_v_nxv1f64_nxv1f64(* %0, i64 %1, i64 %2) nounwind { ; CHECK-LABEL: intrinsic_vlse_v_nxv1f64_nxv1f64: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a2, a2, e64,m1,ta,mu ; CHECK-NEXT: vlse64.v v8, (a0), a1 ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vlse.nxv1f64( * %0, i64 %1, i64 %2) ret %a } declare @llvm.riscv.vlse.mask.nxv1f64( , *, i64, , i64); define @intrinsic_vlse_mask_v_nxv1f64_nxv1f64( %0, * %1, i64 %2, %3, i64 %4) nounwind { ; CHECK-LABEL: intrinsic_vlse_mask_v_nxv1f64_nxv1f64: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a2, a2, e64,m1,tu,mu ; CHECK-NEXT: vlse64.v v8, (a0), a1, v0.t ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vlse.mask.nxv1f64( %0, * %1, i64 %2, %3, i64 %4) ret %a } declare @llvm.riscv.vlse.nxv2f64( *, i64, i64); define @intrinsic_vlse_v_nxv2f64_nxv2f64(* %0, i64 %1, i64 %2) nounwind { ; CHECK-LABEL: intrinsic_vlse_v_nxv2f64_nxv2f64: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a2, a2, e64,m2,ta,mu ; CHECK-NEXT: vlse64.v v8, (a0), a1 ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vlse.nxv2f64( * %0, i64 %1, i64 %2) ret %a } declare @llvm.riscv.vlse.mask.nxv2f64( , *, i64, , i64); define @intrinsic_vlse_mask_v_nxv2f64_nxv2f64( %0, * %1, i64 %2, %3, i64 %4) nounwind { ; CHECK-LABEL: intrinsic_vlse_mask_v_nxv2f64_nxv2f64: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a2, a2, e64,m2,tu,mu ; CHECK-NEXT: vlse64.v v8, (a0), a1, v0.t ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vlse.mask.nxv2f64( %0, * %1, i64 %2, %3, i64 %4) ret %a } declare @llvm.riscv.vlse.nxv4f64( *, i64, i64); define @intrinsic_vlse_v_nxv4f64_nxv4f64(* %0, i64 %1, i64 %2) nounwind { ; CHECK-LABEL: intrinsic_vlse_v_nxv4f64_nxv4f64: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a2, a2, e64,m4,ta,mu ; CHECK-NEXT: vlse64.v v8, (a0), a1 ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vlse.nxv4f64( * %0, i64 %1, i64 %2) ret %a } declare @llvm.riscv.vlse.mask.nxv4f64( , *, i64, , i64); define @intrinsic_vlse_mask_v_nxv4f64_nxv4f64( %0, * %1, i64 %2, %3, i64 %4) nounwind { ; CHECK-LABEL: intrinsic_vlse_mask_v_nxv4f64_nxv4f64: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a2, a2, e64,m4,tu,mu ; CHECK-NEXT: vlse64.v v8, (a0), a1, v0.t ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vlse.mask.nxv4f64( %0, * %1, i64 %2, %3, i64 %4) ret %a } declare @llvm.riscv.vlse.nxv8f64( *, i64, i64); define @intrinsic_vlse_v_nxv8f64_nxv8f64(* %0, i64 %1, i64 %2) nounwind { ; CHECK-LABEL: intrinsic_vlse_v_nxv8f64_nxv8f64: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a2, a2, e64,m8,ta,mu ; CHECK-NEXT: vlse64.v v8, (a0), a1 ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vlse.nxv8f64( * %0, i64 %1, i64 %2) ret %a } declare @llvm.riscv.vlse.mask.nxv8f64( , *, i64, , i64); define @intrinsic_vlse_mask_v_nxv8f64_nxv8f64( %0, * %1, i64 %2, %3, i64 %4) nounwind { ; CHECK-LABEL: intrinsic_vlse_mask_v_nxv8f64_nxv8f64: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a2, a2, e64,m8,tu,mu ; CHECK-NEXT: vlse64.v v8, (a0), a1, v0.t ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vlse.mask.nxv8f64( %0, * %1, i64 %2, %3, i64 %4) ret %a } declare @llvm.riscv.vlse.nxv1i32( *, i64, i64); define @intrinsic_vlse_v_nxv1i32_nxv1i32(* %0, i64 %1, i64 %2) nounwind { ; CHECK-LABEL: intrinsic_vlse_v_nxv1i32_nxv1i32: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a2, a2, e32,mf2,ta,mu ; CHECK-NEXT: vlse32.v v8, (a0), a1 ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vlse.nxv1i32( * %0, i64 %1, i64 %2) ret %a } declare @llvm.riscv.vlse.mask.nxv1i32( , *, i64, , i64); define @intrinsic_vlse_mask_v_nxv1i32_nxv1i32( %0, * %1, i64 %2, %3, i64 %4) nounwind { ; CHECK-LABEL: intrinsic_vlse_mask_v_nxv1i32_nxv1i32: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a2, a2, e32,mf2,tu,mu ; CHECK-NEXT: vlse32.v v8, (a0), a1, v0.t ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vlse.mask.nxv1i32( %0, * %1, i64 %2, %3, i64 %4) ret %a } declare @llvm.riscv.vlse.nxv2i32( *, i64, i64); define @intrinsic_vlse_v_nxv2i32_nxv2i32(* %0, i64 %1, i64 %2) nounwind { ; CHECK-LABEL: intrinsic_vlse_v_nxv2i32_nxv2i32: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a2, a2, e32,m1,ta,mu ; CHECK-NEXT: vlse32.v v8, (a0), a1 ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vlse.nxv2i32( * %0, i64 %1, i64 %2) ret %a } declare @llvm.riscv.vlse.mask.nxv2i32( , *, i64, , i64); define @intrinsic_vlse_mask_v_nxv2i32_nxv2i32( %0, * %1, i64 %2, %3, i64 %4) nounwind { ; CHECK-LABEL: intrinsic_vlse_mask_v_nxv2i32_nxv2i32: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a2, a2, e32,m1,tu,mu ; CHECK-NEXT: vlse32.v v8, (a0), a1, v0.t ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vlse.mask.nxv2i32( %0, * %1, i64 %2, %3, i64 %4) ret %a } declare @llvm.riscv.vlse.nxv4i32( *, i64, i64); define @intrinsic_vlse_v_nxv4i32_nxv4i32(* %0, i64 %1, i64 %2) nounwind { ; CHECK-LABEL: intrinsic_vlse_v_nxv4i32_nxv4i32: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a2, a2, e32,m2,ta,mu ; CHECK-NEXT: vlse32.v v8, (a0), a1 ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vlse.nxv4i32( * %0, i64 %1, i64 %2) ret %a } declare @llvm.riscv.vlse.mask.nxv4i32( , *, i64, , i64); define @intrinsic_vlse_mask_v_nxv4i32_nxv4i32( %0, * %1, i64 %2, %3, i64 %4) nounwind { ; CHECK-LABEL: intrinsic_vlse_mask_v_nxv4i32_nxv4i32: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a2, a2, e32,m2,tu,mu ; CHECK-NEXT: vlse32.v v8, (a0), a1, v0.t ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vlse.mask.nxv4i32( %0, * %1, i64 %2, %3, i64 %4) ret %a } declare @llvm.riscv.vlse.nxv8i32( *, i64, i64); define @intrinsic_vlse_v_nxv8i32_nxv8i32(* %0, i64 %1, i64 %2) nounwind { ; CHECK-LABEL: intrinsic_vlse_v_nxv8i32_nxv8i32: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a2, a2, e32,m4,ta,mu ; CHECK-NEXT: vlse32.v v8, (a0), a1 ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vlse.nxv8i32( * %0, i64 %1, i64 %2) ret %a } declare @llvm.riscv.vlse.mask.nxv8i32( , *, i64, , i64); define @intrinsic_vlse_mask_v_nxv8i32_nxv8i32( %0, * %1, i64 %2, %3, i64 %4) nounwind { ; CHECK-LABEL: intrinsic_vlse_mask_v_nxv8i32_nxv8i32: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a2, a2, e32,m4,tu,mu ; CHECK-NEXT: vlse32.v v8, (a0), a1, v0.t ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vlse.mask.nxv8i32( %0, * %1, i64 %2, %3, i64 %4) ret %a } declare @llvm.riscv.vlse.nxv16i32( *, i64, i64); define @intrinsic_vlse_v_nxv16i32_nxv16i32(* %0, i64 %1, i64 %2) nounwind { ; CHECK-LABEL: intrinsic_vlse_v_nxv16i32_nxv16i32: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a2, a2, e32,m8,ta,mu ; CHECK-NEXT: vlse32.v v8, (a0), a1 ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vlse.nxv16i32( * %0, i64 %1, i64 %2) ret %a } declare @llvm.riscv.vlse.mask.nxv16i32( , *, i64, , i64); define @intrinsic_vlse_mask_v_nxv16i32_nxv16i32( %0, * %1, i64 %2, %3, i64 %4) nounwind { ; CHECK-LABEL: intrinsic_vlse_mask_v_nxv16i32_nxv16i32: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a2, a2, e32,m8,tu,mu ; CHECK-NEXT: vlse32.v v8, (a0), a1, v0.t ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vlse.mask.nxv16i32( %0, * %1, i64 %2, %3, i64 %4) ret %a } declare @llvm.riscv.vlse.nxv1f32( *, i64, i64); define @intrinsic_vlse_v_nxv1f32_nxv1f32(* %0, i64 %1, i64 %2) nounwind { ; CHECK-LABEL: intrinsic_vlse_v_nxv1f32_nxv1f32: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a2, a2, e32,mf2,ta,mu ; CHECK-NEXT: vlse32.v v8, (a0), a1 ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vlse.nxv1f32( * %0, i64 %1, i64 %2) ret %a } declare @llvm.riscv.vlse.mask.nxv1f32( , *, i64, , i64); define @intrinsic_vlse_mask_v_nxv1f32_nxv1f32( %0, * %1, i64 %2, %3, i64 %4) nounwind { ; CHECK-LABEL: intrinsic_vlse_mask_v_nxv1f32_nxv1f32: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a2, a2, e32,mf2,tu,mu ; CHECK-NEXT: vlse32.v v8, (a0), a1, v0.t ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vlse.mask.nxv1f32( %0, * %1, i64 %2, %3, i64 %4) ret %a } declare @llvm.riscv.vlse.nxv2f32( *, i64, i64); define @intrinsic_vlse_v_nxv2f32_nxv2f32(* %0, i64 %1, i64 %2) nounwind { ; CHECK-LABEL: intrinsic_vlse_v_nxv2f32_nxv2f32: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a2, a2, e32,m1,ta,mu ; CHECK-NEXT: vlse32.v v8, (a0), a1 ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vlse.nxv2f32( * %0, i64 %1, i64 %2) ret %a } declare @llvm.riscv.vlse.mask.nxv2f32( , *, i64, , i64); define @intrinsic_vlse_mask_v_nxv2f32_nxv2f32( %0, * %1, i64 %2, %3, i64 %4) nounwind { ; CHECK-LABEL: intrinsic_vlse_mask_v_nxv2f32_nxv2f32: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a2, a2, e32,m1,tu,mu ; CHECK-NEXT: vlse32.v v8, (a0), a1, v0.t ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vlse.mask.nxv2f32( %0, * %1, i64 %2, %3, i64 %4) ret %a } declare @llvm.riscv.vlse.nxv4f32( *, i64, i64); define @intrinsic_vlse_v_nxv4f32_nxv4f32(* %0, i64 %1, i64 %2) nounwind { ; CHECK-LABEL: intrinsic_vlse_v_nxv4f32_nxv4f32: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a2, a2, e32,m2,ta,mu ; CHECK-NEXT: vlse32.v v8, (a0), a1 ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vlse.nxv4f32( * %0, i64 %1, i64 %2) ret %a } declare @llvm.riscv.vlse.mask.nxv4f32( , *, i64, , i64); define @intrinsic_vlse_mask_v_nxv4f32_nxv4f32( %0, * %1, i64 %2, %3, i64 %4) nounwind { ; CHECK-LABEL: intrinsic_vlse_mask_v_nxv4f32_nxv4f32: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a2, a2, e32,m2,tu,mu ; CHECK-NEXT: vlse32.v v8, (a0), a1, v0.t ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vlse.mask.nxv4f32( %0, * %1, i64 %2, %3, i64 %4) ret %a } declare @llvm.riscv.vlse.nxv8f32( *, i64, i64); define @intrinsic_vlse_v_nxv8f32_nxv8f32(* %0, i64 %1, i64 %2) nounwind { ; CHECK-LABEL: intrinsic_vlse_v_nxv8f32_nxv8f32: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a2, a2, e32,m4,ta,mu ; CHECK-NEXT: vlse32.v v8, (a0), a1 ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vlse.nxv8f32( * %0, i64 %1, i64 %2) ret %a } declare @llvm.riscv.vlse.mask.nxv8f32( , *, i64, , i64); define @intrinsic_vlse_mask_v_nxv8f32_nxv8f32( %0, * %1, i64 %2, %3, i64 %4) nounwind { ; CHECK-LABEL: intrinsic_vlse_mask_v_nxv8f32_nxv8f32: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a2, a2, e32,m4,tu,mu ; CHECK-NEXT: vlse32.v v8, (a0), a1, v0.t ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vlse.mask.nxv8f32( %0, * %1, i64 %2, %3, i64 %4) ret %a } declare @llvm.riscv.vlse.nxv16f32( *, i64, i64); define @intrinsic_vlse_v_nxv16f32_nxv16f32(* %0, i64 %1, i64 %2) nounwind { ; CHECK-LABEL: intrinsic_vlse_v_nxv16f32_nxv16f32: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a2, a2, e32,m8,ta,mu ; CHECK-NEXT: vlse32.v v8, (a0), a1 ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vlse.nxv16f32( * %0, i64 %1, i64 %2) ret %a } declare @llvm.riscv.vlse.mask.nxv16f32( , *, i64, , i64); define @intrinsic_vlse_mask_v_nxv16f32_nxv16f32( %0, * %1, i64 %2, %3, i64 %4) nounwind { ; CHECK-LABEL: intrinsic_vlse_mask_v_nxv16f32_nxv16f32: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a2, a2, e32,m8,tu,mu ; CHECK-NEXT: vlse32.v v8, (a0), a1, v0.t ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vlse.mask.nxv16f32( %0, * %1, i64 %2, %3, i64 %4) ret %a } declare @llvm.riscv.vlse.nxv1i16( *, i64, i64); define @intrinsic_vlse_v_nxv1i16_nxv1i16(* %0, i64 %1, i64 %2) nounwind { ; CHECK-LABEL: intrinsic_vlse_v_nxv1i16_nxv1i16: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a2, a2, e16,mf4,ta,mu ; CHECK-NEXT: vlse16.v v8, (a0), a1 ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vlse.nxv1i16( * %0, i64 %1, i64 %2) ret %a } declare @llvm.riscv.vlse.mask.nxv1i16( , *, i64, , i64); define @intrinsic_vlse_mask_v_nxv1i16_nxv1i16( %0, * %1, i64 %2, %3, i64 %4) nounwind { ; CHECK-LABEL: intrinsic_vlse_mask_v_nxv1i16_nxv1i16: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a2, a2, e16,mf4,tu,mu ; CHECK-NEXT: vlse16.v v8, (a0), a1, v0.t ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vlse.mask.nxv1i16( %0, * %1, i64 %2, %3, i64 %4) ret %a } declare @llvm.riscv.vlse.nxv2i16( *, i64, i64); define @intrinsic_vlse_v_nxv2i16_nxv2i16(* %0, i64 %1, i64 %2) nounwind { ; CHECK-LABEL: intrinsic_vlse_v_nxv2i16_nxv2i16: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a2, a2, e16,mf2,ta,mu ; CHECK-NEXT: vlse16.v v8, (a0), a1 ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vlse.nxv2i16( * %0, i64 %1, i64 %2) ret %a } declare @llvm.riscv.vlse.mask.nxv2i16( , *, i64, , i64); define @intrinsic_vlse_mask_v_nxv2i16_nxv2i16( %0, * %1, i64 %2, %3, i64 %4) nounwind { ; CHECK-LABEL: intrinsic_vlse_mask_v_nxv2i16_nxv2i16: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a2, a2, e16,mf2,tu,mu ; CHECK-NEXT: vlse16.v v8, (a0), a1, v0.t ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vlse.mask.nxv2i16( %0, * %1, i64 %2, %3, i64 %4) ret %a } declare @llvm.riscv.vlse.nxv4i16( *, i64, i64); define @intrinsic_vlse_v_nxv4i16_nxv4i16(* %0, i64 %1, i64 %2) nounwind { ; CHECK-LABEL: intrinsic_vlse_v_nxv4i16_nxv4i16: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a2, a2, e16,m1,ta,mu ; CHECK-NEXT: vlse16.v v8, (a0), a1 ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vlse.nxv4i16( * %0, i64 %1, i64 %2) ret %a } declare @llvm.riscv.vlse.mask.nxv4i16( , *, i64, , i64); define @intrinsic_vlse_mask_v_nxv4i16_nxv4i16( %0, * %1, i64 %2, %3, i64 %4) nounwind { ; CHECK-LABEL: intrinsic_vlse_mask_v_nxv4i16_nxv4i16: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a2, a2, e16,m1,tu,mu ; CHECK-NEXT: vlse16.v v8, (a0), a1, v0.t ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vlse.mask.nxv4i16( %0, * %1, i64 %2, %3, i64 %4) ret %a } declare @llvm.riscv.vlse.nxv8i16( *, i64, i64); define @intrinsic_vlse_v_nxv8i16_nxv8i16(* %0, i64 %1, i64 %2) nounwind { ; CHECK-LABEL: intrinsic_vlse_v_nxv8i16_nxv8i16: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a2, a2, e16,m2,ta,mu ; CHECK-NEXT: vlse16.v v8, (a0), a1 ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vlse.nxv8i16( * %0, i64 %1, i64 %2) ret %a } declare @llvm.riscv.vlse.mask.nxv8i16( , *, i64, , i64); define @intrinsic_vlse_mask_v_nxv8i16_nxv8i16( %0, * %1, i64 %2, %3, i64 %4) nounwind { ; CHECK-LABEL: intrinsic_vlse_mask_v_nxv8i16_nxv8i16: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a2, a2, e16,m2,tu,mu ; CHECK-NEXT: vlse16.v v8, (a0), a1, v0.t ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vlse.mask.nxv8i16( %0, * %1, i64 %2, %3, i64 %4) ret %a } declare @llvm.riscv.vlse.nxv16i16( *, i64, i64); define @intrinsic_vlse_v_nxv16i16_nxv16i16(* %0, i64 %1, i64 %2) nounwind { ; CHECK-LABEL: intrinsic_vlse_v_nxv16i16_nxv16i16: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a2, a2, e16,m4,ta,mu ; CHECK-NEXT: vlse16.v v8, (a0), a1 ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vlse.nxv16i16( * %0, i64 %1, i64 %2) ret %a } declare @llvm.riscv.vlse.mask.nxv16i16( , *, i64, , i64); define @intrinsic_vlse_mask_v_nxv16i16_nxv16i16( %0, * %1, i64 %2, %3, i64 %4) nounwind { ; CHECK-LABEL: intrinsic_vlse_mask_v_nxv16i16_nxv16i16: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a2, a2, e16,m4,tu,mu ; CHECK-NEXT: vlse16.v v8, (a0), a1, v0.t ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vlse.mask.nxv16i16( %0, * %1, i64 %2, %3, i64 %4) ret %a } declare @llvm.riscv.vlse.nxv32i16( *, i64, i64); define @intrinsic_vlse_v_nxv32i16_nxv32i16(* %0, i64 %1, i64 %2) nounwind { ; CHECK-LABEL: intrinsic_vlse_v_nxv32i16_nxv32i16: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a2, a2, e16,m8,ta,mu ; CHECK-NEXT: vlse16.v v8, (a0), a1 ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vlse.nxv32i16( * %0, i64 %1, i64 %2) ret %a } declare @llvm.riscv.vlse.mask.nxv32i16( , *, i64, , i64); define @intrinsic_vlse_mask_v_nxv32i16_nxv32i16( %0, * %1, i64 %2, %3, i64 %4) nounwind { ; CHECK-LABEL: intrinsic_vlse_mask_v_nxv32i16_nxv32i16: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a2, a2, e16,m8,tu,mu ; CHECK-NEXT: vlse16.v v8, (a0), a1, v0.t ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vlse.mask.nxv32i16( %0, * %1, i64 %2, %3, i64 %4) ret %a } declare @llvm.riscv.vlse.nxv1f16( *, i64, i64); define @intrinsic_vlse_v_nxv1f16_nxv1f16(* %0, i64 %1, i64 %2) nounwind { ; CHECK-LABEL: intrinsic_vlse_v_nxv1f16_nxv1f16: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a2, a2, e16,mf4,ta,mu ; CHECK-NEXT: vlse16.v v8, (a0), a1 ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vlse.nxv1f16( * %0, i64 %1, i64 %2) ret %a } declare @llvm.riscv.vlse.mask.nxv1f16( , *, i64, , i64); define @intrinsic_vlse_mask_v_nxv1f16_nxv1f16( %0, * %1, i64 %2, %3, i64 %4) nounwind { ; CHECK-LABEL: intrinsic_vlse_mask_v_nxv1f16_nxv1f16: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a2, a2, e16,mf4,tu,mu ; CHECK-NEXT: vlse16.v v8, (a0), a1, v0.t ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vlse.mask.nxv1f16( %0, * %1, i64 %2, %3, i64 %4) ret %a } declare @llvm.riscv.vlse.nxv2f16( *, i64, i64); define @intrinsic_vlse_v_nxv2f16_nxv2f16(* %0, i64 %1, i64 %2) nounwind { ; CHECK-LABEL: intrinsic_vlse_v_nxv2f16_nxv2f16: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a2, a2, e16,mf2,ta,mu ; CHECK-NEXT: vlse16.v v8, (a0), a1 ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vlse.nxv2f16( * %0, i64 %1, i64 %2) ret %a } declare @llvm.riscv.vlse.mask.nxv2f16( , *, i64, , i64); define @intrinsic_vlse_mask_v_nxv2f16_nxv2f16( %0, * %1, i64 %2, %3, i64 %4) nounwind { ; CHECK-LABEL: intrinsic_vlse_mask_v_nxv2f16_nxv2f16: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a2, a2, e16,mf2,tu,mu ; CHECK-NEXT: vlse16.v v8, (a0), a1, v0.t ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vlse.mask.nxv2f16( %0, * %1, i64 %2, %3, i64 %4) ret %a } declare @llvm.riscv.vlse.nxv4f16( *, i64, i64); define @intrinsic_vlse_v_nxv4f16_nxv4f16(* %0, i64 %1, i64 %2) nounwind { ; CHECK-LABEL: intrinsic_vlse_v_nxv4f16_nxv4f16: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a2, a2, e16,m1,ta,mu ; CHECK-NEXT: vlse16.v v8, (a0), a1 ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vlse.nxv4f16( * %0, i64 %1, i64 %2) ret %a } declare @llvm.riscv.vlse.mask.nxv4f16( , *, i64, , i64); define @intrinsic_vlse_mask_v_nxv4f16_nxv4f16( %0, * %1, i64 %2, %3, i64 %4) nounwind { ; CHECK-LABEL: intrinsic_vlse_mask_v_nxv4f16_nxv4f16: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a2, a2, e16,m1,tu,mu ; CHECK-NEXT: vlse16.v v8, (a0), a1, v0.t ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vlse.mask.nxv4f16( %0, * %1, i64 %2, %3, i64 %4) ret %a } declare @llvm.riscv.vlse.nxv8f16( *, i64, i64); define @intrinsic_vlse_v_nxv8f16_nxv8f16(* %0, i64 %1, i64 %2) nounwind { ; CHECK-LABEL: intrinsic_vlse_v_nxv8f16_nxv8f16: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a2, a2, e16,m2,ta,mu ; CHECK-NEXT: vlse16.v v8, (a0), a1 ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vlse.nxv8f16( * %0, i64 %1, i64 %2) ret %a } declare @llvm.riscv.vlse.mask.nxv8f16( , *, i64, , i64); define @intrinsic_vlse_mask_v_nxv8f16_nxv8f16( %0, * %1, i64 %2, %3, i64 %4) nounwind { ; CHECK-LABEL: intrinsic_vlse_mask_v_nxv8f16_nxv8f16: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a2, a2, e16,m2,tu,mu ; CHECK-NEXT: vlse16.v v8, (a0), a1, v0.t ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vlse.mask.nxv8f16( %0, * %1, i64 %2, %3, i64 %4) ret %a } declare @llvm.riscv.vlse.nxv16f16( *, i64, i64); define @intrinsic_vlse_v_nxv16f16_nxv16f16(* %0, i64 %1, i64 %2) nounwind { ; CHECK-LABEL: intrinsic_vlse_v_nxv16f16_nxv16f16: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a2, a2, e16,m4,ta,mu ; CHECK-NEXT: vlse16.v v8, (a0), a1 ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vlse.nxv16f16( * %0, i64 %1, i64 %2) ret %a } declare @llvm.riscv.vlse.mask.nxv16f16( , *, i64, , i64); define @intrinsic_vlse_mask_v_nxv16f16_nxv16f16( %0, * %1, i64 %2, %3, i64 %4) nounwind { ; CHECK-LABEL: intrinsic_vlse_mask_v_nxv16f16_nxv16f16: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a2, a2, e16,m4,tu,mu ; CHECK-NEXT: vlse16.v v8, (a0), a1, v0.t ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vlse.mask.nxv16f16( %0, * %1, i64 %2, %3, i64 %4) ret %a } declare @llvm.riscv.vlse.nxv32f16( *, i64, i64); define @intrinsic_vlse_v_nxv32f16_nxv32f16(* %0, i64 %1, i64 %2) nounwind { ; CHECK-LABEL: intrinsic_vlse_v_nxv32f16_nxv32f16: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a2, a2, e16,m8,ta,mu ; CHECK-NEXT: vlse16.v v8, (a0), a1 ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vlse.nxv32f16( * %0, i64 %1, i64 %2) ret %a } declare @llvm.riscv.vlse.mask.nxv32f16( , *, i64, , i64); define @intrinsic_vlse_mask_v_nxv32f16_nxv32f16( %0, * %1, i64 %2, %3, i64 %4) nounwind { ; CHECK-LABEL: intrinsic_vlse_mask_v_nxv32f16_nxv32f16: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a2, a2, e16,m8,tu,mu ; CHECK-NEXT: vlse16.v v8, (a0), a1, v0.t ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vlse.mask.nxv32f16( %0, * %1, i64 %2, %3, i64 %4) ret %a } declare @llvm.riscv.vlse.nxv1i8( *, i64, i64); define @intrinsic_vlse_v_nxv1i8_nxv1i8(* %0, i64 %1, i64 %2) nounwind { ; CHECK-LABEL: intrinsic_vlse_v_nxv1i8_nxv1i8: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a2, a2, e8,mf8,ta,mu ; CHECK-NEXT: vlse8.v v8, (a0), a1 ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vlse.nxv1i8( * %0, i64 %1, i64 %2) ret %a } declare @llvm.riscv.vlse.mask.nxv1i8( , *, i64, , i64); define @intrinsic_vlse_mask_v_nxv1i8_nxv1i8( %0, * %1, i64 %2, %3, i64 %4) nounwind { ; CHECK-LABEL: intrinsic_vlse_mask_v_nxv1i8_nxv1i8: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a2, a2, e8,mf8,tu,mu ; CHECK-NEXT: vlse8.v v8, (a0), a1, v0.t ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vlse.mask.nxv1i8( %0, * %1, i64 %2, %3, i64 %4) ret %a } declare @llvm.riscv.vlse.nxv2i8( *, i64, i64); define @intrinsic_vlse_v_nxv2i8_nxv2i8(* %0, i64 %1, i64 %2) nounwind { ; CHECK-LABEL: intrinsic_vlse_v_nxv2i8_nxv2i8: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a2, a2, e8,mf4,ta,mu ; CHECK-NEXT: vlse8.v v8, (a0), a1 ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vlse.nxv2i8( * %0, i64 %1, i64 %2) ret %a } declare @llvm.riscv.vlse.mask.nxv2i8( , *, i64, , i64); define @intrinsic_vlse_mask_v_nxv2i8_nxv2i8( %0, * %1, i64 %2, %3, i64 %4) nounwind { ; CHECK-LABEL: intrinsic_vlse_mask_v_nxv2i8_nxv2i8: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a2, a2, e8,mf4,tu,mu ; CHECK-NEXT: vlse8.v v8, (a0), a1, v0.t ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vlse.mask.nxv2i8( %0, * %1, i64 %2, %3, i64 %4) ret %a } declare @llvm.riscv.vlse.nxv4i8( *, i64, i64); define @intrinsic_vlse_v_nxv4i8_nxv4i8(* %0, i64 %1, i64 %2) nounwind { ; CHECK-LABEL: intrinsic_vlse_v_nxv4i8_nxv4i8: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a2, a2, e8,mf2,ta,mu ; CHECK-NEXT: vlse8.v v8, (a0), a1 ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vlse.nxv4i8( * %0, i64 %1, i64 %2) ret %a } declare @llvm.riscv.vlse.mask.nxv4i8( , *, i64, , i64); define @intrinsic_vlse_mask_v_nxv4i8_nxv4i8( %0, * %1, i64 %2, %3, i64 %4) nounwind { ; CHECK-LABEL: intrinsic_vlse_mask_v_nxv4i8_nxv4i8: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a2, a2, e8,mf2,tu,mu ; CHECK-NEXT: vlse8.v v8, (a0), a1, v0.t ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vlse.mask.nxv4i8( %0, * %1, i64 %2, %3, i64 %4) ret %a } declare @llvm.riscv.vlse.nxv8i8( *, i64, i64); define @intrinsic_vlse_v_nxv8i8_nxv8i8(* %0, i64 %1, i64 %2) nounwind { ; CHECK-LABEL: intrinsic_vlse_v_nxv8i8_nxv8i8: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a2, a2, e8,m1,ta,mu ; CHECK-NEXT: vlse8.v v8, (a0), a1 ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vlse.nxv8i8( * %0, i64 %1, i64 %2) ret %a } declare @llvm.riscv.vlse.mask.nxv8i8( , *, i64, , i64); define @intrinsic_vlse_mask_v_nxv8i8_nxv8i8( %0, * %1, i64 %2, %3, i64 %4) nounwind { ; CHECK-LABEL: intrinsic_vlse_mask_v_nxv8i8_nxv8i8: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a2, a2, e8,m1,tu,mu ; CHECK-NEXT: vlse8.v v8, (a0), a1, v0.t ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vlse.mask.nxv8i8( %0, * %1, i64 %2, %3, i64 %4) ret %a } declare @llvm.riscv.vlse.nxv16i8( *, i64, i64); define @intrinsic_vlse_v_nxv16i8_nxv16i8(* %0, i64 %1, i64 %2) nounwind { ; CHECK-LABEL: intrinsic_vlse_v_nxv16i8_nxv16i8: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a2, a2, e8,m2,ta,mu ; CHECK-NEXT: vlse8.v v8, (a0), a1 ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vlse.nxv16i8( * %0, i64 %1, i64 %2) ret %a } declare @llvm.riscv.vlse.mask.nxv16i8( , *, i64, , i64); define @intrinsic_vlse_mask_v_nxv16i8_nxv16i8( %0, * %1, i64 %2, %3, i64 %4) nounwind { ; CHECK-LABEL: intrinsic_vlse_mask_v_nxv16i8_nxv16i8: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a2, a2, e8,m2,tu,mu ; CHECK-NEXT: vlse8.v v8, (a0), a1, v0.t ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vlse.mask.nxv16i8( %0, * %1, i64 %2, %3, i64 %4) ret %a } declare @llvm.riscv.vlse.nxv32i8( *, i64, i64); define @intrinsic_vlse_v_nxv32i8_nxv32i8(* %0, i64 %1, i64 %2) nounwind { ; CHECK-LABEL: intrinsic_vlse_v_nxv32i8_nxv32i8: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a2, a2, e8,m4,ta,mu ; CHECK-NEXT: vlse8.v v8, (a0), a1 ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vlse.nxv32i8( * %0, i64 %1, i64 %2) ret %a } declare @llvm.riscv.vlse.mask.nxv32i8( , *, i64, , i64); define @intrinsic_vlse_mask_v_nxv32i8_nxv32i8( %0, * %1, i64 %2, %3, i64 %4) nounwind { ; CHECK-LABEL: intrinsic_vlse_mask_v_nxv32i8_nxv32i8: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a2, a2, e8,m4,tu,mu ; CHECK-NEXT: vlse8.v v8, (a0), a1, v0.t ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vlse.mask.nxv32i8( %0, * %1, i64 %2, %3, i64 %4) ret %a } declare @llvm.riscv.vlse.nxv64i8( *, i64, i64); define @intrinsic_vlse_v_nxv64i8_nxv64i8(* %0, i64 %1, i64 %2) nounwind { ; CHECK-LABEL: intrinsic_vlse_v_nxv64i8_nxv64i8: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a2, a2, e8,m8,ta,mu ; CHECK-NEXT: vlse8.v v8, (a0), a1 ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vlse.nxv64i8( * %0, i64 %1, i64 %2) ret %a } declare @llvm.riscv.vlse.mask.nxv64i8( , *, i64, , i64); define @intrinsic_vlse_mask_v_nxv64i8_nxv64i8( %0, * %1, i64 %2, %3, i64 %4) nounwind { ; CHECK-LABEL: intrinsic_vlse_mask_v_nxv64i8_nxv64i8: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a2, a2, e8,m8,tu,mu ; CHECK-NEXT: vlse8.v v8, (a0), a1, v0.t ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vlse.mask.nxv64i8( %0, * %1, i64 %2, %3, i64 %4) ret %a }