; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py ; RUN: llc -mtriple=riscv64 -mattr=+experimental-v -verify-machineinstrs \ ; RUN: --riscv-no-aliases < %s | FileCheck %s declare @llvm.riscv.viota.nxv1i8( , i64); define @intrinsic_viota_m_nxv1i8_nxv1i1( %0, i64 %1) nounwind { ; CHECK-LABEL: intrinsic_viota_m_nxv1i8_nxv1i1: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a0, a0, e8,mf8,ta,mu ; CHECK-NEXT: viota.m v8, v0 ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.viota.nxv1i8( %0, i64 %1) ret %a } declare @llvm.riscv.viota.mask.nxv1i8( , , , i64); define @intrinsic_viota_mask_m_nxv1i8_nxv1i1( %0, %1, i64 %2) nounwind { ; CHECK-LABEL: intrinsic_viota_mask_m_nxv1i8_nxv1i1: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a0, a0, e8,mf8,tu,mu ; CHECK-NEXT: viota.m v8, v0, v0.t ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.viota.mask.nxv1i8( %0, %1, %1, i64 %2) ret %a } declare @llvm.riscv.viota.nxv2i8( , i64); define @intrinsic_viota_m_nxv2i8_nxv2i1( %0, i64 %1) nounwind { ; CHECK-LABEL: intrinsic_viota_m_nxv2i8_nxv2i1: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a0, a0, e8,mf4,ta,mu ; CHECK-NEXT: viota.m v8, v0 ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.viota.nxv2i8( %0, i64 %1) ret %a } declare @llvm.riscv.viota.mask.nxv2i8( , , , i64); define @intrinsic_viota_mask_m_nxv2i8_nxv2i1( %0, %1, i64 %2) nounwind { ; CHECK-LABEL: intrinsic_viota_mask_m_nxv2i8_nxv2i1: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a0, a0, e8,mf4,tu,mu ; CHECK-NEXT: viota.m v8, v0, v0.t ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.viota.mask.nxv2i8( %0, %1, %1, i64 %2) ret %a } declare @llvm.riscv.viota.nxv4i8( , i64); define @intrinsic_viota_m_nxv4i8_nxv4i1( %0, i64 %1) nounwind { ; CHECK-LABEL: intrinsic_viota_m_nxv4i8_nxv4i1: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a0, a0, e8,mf2,ta,mu ; CHECK-NEXT: viota.m v8, v0 ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.viota.nxv4i8( %0, i64 %1) ret %a } declare @llvm.riscv.viota.mask.nxv4i8( , , , i64); define @intrinsic_viota_mask_m_nxv4i8_nxv4i1( %0, %1, i64 %2) nounwind { ; CHECK-LABEL: intrinsic_viota_mask_m_nxv4i8_nxv4i1: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a0, a0, e8,mf2,tu,mu ; CHECK-NEXT: viota.m v8, v0, v0.t ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.viota.mask.nxv4i8( %0, %1, %1, i64 %2) ret %a } declare @llvm.riscv.viota.nxv8i8( , i64); define @intrinsic_viota_m_nxv8i8_nxv8i1( %0, i64 %1) nounwind { ; CHECK-LABEL: intrinsic_viota_m_nxv8i8_nxv8i1: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a0, a0, e8,m1,ta,mu ; CHECK-NEXT: viota.m v8, v0 ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.viota.nxv8i8( %0, i64 %1) ret %a } declare @llvm.riscv.viota.mask.nxv8i8( , , , i64); define @intrinsic_viota_mask_m_nxv8i8_nxv8i1( %0, %1, i64 %2) nounwind { ; CHECK-LABEL: intrinsic_viota_mask_m_nxv8i8_nxv8i1: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a0, a0, e8,m1,tu,mu ; CHECK-NEXT: viota.m v8, v0, v0.t ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.viota.mask.nxv8i8( %0, %1, %1, i64 %2) ret %a } declare @llvm.riscv.viota.nxv16i8( , i64); define @intrinsic_viota_m_nxv16i8_nxv16i1( %0, i64 %1) nounwind { ; CHECK-LABEL: intrinsic_viota_m_nxv16i8_nxv16i1: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a0, a0, e8,m2,ta,mu ; CHECK-NEXT: viota.m v8, v0 ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.viota.nxv16i8( %0, i64 %1) ret %a } declare @llvm.riscv.viota.mask.nxv16i8( , , , i64); define @intrinsic_viota_mask_m_nxv16i8_nxv16i1( %0, %1, i64 %2) nounwind { ; CHECK-LABEL: intrinsic_viota_mask_m_nxv16i8_nxv16i1: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a0, a0, e8,m2,tu,mu ; CHECK-NEXT: viota.m v8, v0, v0.t ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.viota.mask.nxv16i8( %0, %1, %1, i64 %2) ret %a } declare @llvm.riscv.viota.nxv32i8( , i64); define @intrinsic_viota_m_nxv32i8_nxv32i1( %0, i64 %1) nounwind { ; CHECK-LABEL: intrinsic_viota_m_nxv32i8_nxv32i1: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a0, a0, e8,m4,ta,mu ; CHECK-NEXT: viota.m v8, v0 ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.viota.nxv32i8( %0, i64 %1) ret %a } declare @llvm.riscv.viota.mask.nxv32i8( , , , i64); define @intrinsic_viota_mask_m_nxv32i8_nxv32i1( %0, %1, i64 %2) nounwind { ; CHECK-LABEL: intrinsic_viota_mask_m_nxv32i8_nxv32i1: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a0, a0, e8,m4,tu,mu ; CHECK-NEXT: viota.m v8, v0, v0.t ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.viota.mask.nxv32i8( %0, %1, %1, i64 %2) ret %a } declare @llvm.riscv.viota.nxv64i8( , i64); define @intrinsic_viota_m_nxv64i8_nxv64i1( %0, i64 %1) nounwind { ; CHECK-LABEL: intrinsic_viota_m_nxv64i8_nxv64i1: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a0, a0, e8,m8,ta,mu ; CHECK-NEXT: viota.m v8, v0 ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.viota.nxv64i8( %0, i64 %1) ret %a } declare @llvm.riscv.viota.mask.nxv64i8( , , , i64); define @intrinsic_viota_mask_m_nxv64i8_nxv64i1( %0, %1, i64 %2) nounwind { ; CHECK-LABEL: intrinsic_viota_mask_m_nxv64i8_nxv64i1: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a0, a0, e8,m8,tu,mu ; CHECK-NEXT: viota.m v8, v0, v0.t ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.viota.mask.nxv64i8( %0, %1, %1, i64 %2) ret %a } declare @llvm.riscv.viota.nxv1i16( , i64); define @intrinsic_viota_m_nxv1i16_nxv1i1( %0, i64 %1) nounwind { ; CHECK-LABEL: intrinsic_viota_m_nxv1i16_nxv1i1: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a0, a0, e16,mf4,ta,mu ; CHECK-NEXT: viota.m v8, v0 ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.viota.nxv1i16( %0, i64 %1) ret %a } declare @llvm.riscv.viota.mask.nxv1i16( , , , i64); define @intrinsic_viota_mask_m_nxv1i16_nxv1i1( %0, %1, i64 %2) nounwind { ; CHECK-LABEL: intrinsic_viota_mask_m_nxv1i16_nxv1i1: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a0, a0, e16,mf4,tu,mu ; CHECK-NEXT: viota.m v8, v0, v0.t ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.viota.mask.nxv1i16( %0, %1, %1, i64 %2) ret %a } declare @llvm.riscv.viota.nxv2i16( , i64); define @intrinsic_viota_m_nxv2i16_nxv2i1( %0, i64 %1) nounwind { ; CHECK-LABEL: intrinsic_viota_m_nxv2i16_nxv2i1: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a0, a0, e16,mf2,ta,mu ; CHECK-NEXT: viota.m v8, v0 ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.viota.nxv2i16( %0, i64 %1) ret %a } declare @llvm.riscv.viota.mask.nxv2i16( , , , i64); define @intrinsic_viota_mask_m_nxv2i16_nxv2i1( %0, %1, i64 %2) nounwind { ; CHECK-LABEL: intrinsic_viota_mask_m_nxv2i16_nxv2i1: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a0, a0, e16,mf2,tu,mu ; CHECK-NEXT: viota.m v8, v0, v0.t ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.viota.mask.nxv2i16( %0, %1, %1, i64 %2) ret %a } declare @llvm.riscv.viota.nxv4i16( , i64); define @intrinsic_viota_m_nxv4i16_nxv4i1( %0, i64 %1) nounwind { ; CHECK-LABEL: intrinsic_viota_m_nxv4i16_nxv4i1: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a0, a0, e16,m1,ta,mu ; CHECK-NEXT: viota.m v8, v0 ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.viota.nxv4i16( %0, i64 %1) ret %a } declare @llvm.riscv.viota.mask.nxv4i16( , , , i64); define @intrinsic_viota_mask_m_nxv4i16_nxv4i1( %0, %1, i64 %2) nounwind { ; CHECK-LABEL: intrinsic_viota_mask_m_nxv4i16_nxv4i1: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a0, a0, e16,m1,tu,mu ; CHECK-NEXT: viota.m v8, v0, v0.t ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.viota.mask.nxv4i16( %0, %1, %1, i64 %2) ret %a } declare @llvm.riscv.viota.nxv8i16( , i64); define @intrinsic_viota_m_nxv8i16_nxv8i1( %0, i64 %1) nounwind { ; CHECK-LABEL: intrinsic_viota_m_nxv8i16_nxv8i1: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a0, a0, e16,m2,ta,mu ; CHECK-NEXT: viota.m v8, v0 ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.viota.nxv8i16( %0, i64 %1) ret %a } declare @llvm.riscv.viota.mask.nxv8i16( , , , i64); define @intrinsic_viota_mask_m_nxv8i16_nxv8i1( %0, %1, i64 %2) nounwind { ; CHECK-LABEL: intrinsic_viota_mask_m_nxv8i16_nxv8i1: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a0, a0, e16,m2,tu,mu ; CHECK-NEXT: viota.m v8, v0, v0.t ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.viota.mask.nxv8i16( %0, %1, %1, i64 %2) ret %a } declare @llvm.riscv.viota.nxv16i16( , i64); define @intrinsic_viota_m_nxv16i16_nxv16i1( %0, i64 %1) nounwind { ; CHECK-LABEL: intrinsic_viota_m_nxv16i16_nxv16i1: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a0, a0, e16,m4,ta,mu ; CHECK-NEXT: viota.m v8, v0 ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.viota.nxv16i16( %0, i64 %1) ret %a } declare @llvm.riscv.viota.mask.nxv16i16( , , , i64); define @intrinsic_viota_mask_m_nxv16i16_nxv16i1( %0, %1, i64 %2) nounwind { ; CHECK-LABEL: intrinsic_viota_mask_m_nxv16i16_nxv16i1: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a0, a0, e16,m4,tu,mu ; CHECK-NEXT: viota.m v8, v0, v0.t ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.viota.mask.nxv16i16( %0, %1, %1, i64 %2) ret %a } declare @llvm.riscv.viota.nxv32i16( , i64); define @intrinsic_viota_m_nxv32i16_nxv32i1( %0, i64 %1) nounwind { ; CHECK-LABEL: intrinsic_viota_m_nxv32i16_nxv32i1: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a0, a0, e16,m8,ta,mu ; CHECK-NEXT: viota.m v8, v0 ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.viota.nxv32i16( %0, i64 %1) ret %a } declare @llvm.riscv.viota.mask.nxv32i16( , , , i64); define @intrinsic_viota_mask_m_nxv32i16_nxv32i1( %0, %1, i64 %2) nounwind { ; CHECK-LABEL: intrinsic_viota_mask_m_nxv32i16_nxv32i1: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a0, a0, e16,m8,tu,mu ; CHECK-NEXT: viota.m v8, v0, v0.t ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.viota.mask.nxv32i16( %0, %1, %1, i64 %2) ret %a } declare @llvm.riscv.viota.nxv1i32( , i64); define @intrinsic_viota_m_nxv1i32_nxv1i1( %0, i64 %1) nounwind { ; CHECK-LABEL: intrinsic_viota_m_nxv1i32_nxv1i1: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a0, a0, e32,mf2,ta,mu ; CHECK-NEXT: viota.m v8, v0 ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.viota.nxv1i32( %0, i64 %1) ret %a } declare @llvm.riscv.viota.mask.nxv1i32( , , , i64); define @intrinsic_viota_mask_m_nxv1i32_nxv1i1( %0, %1, i64 %2) nounwind { ; CHECK-LABEL: intrinsic_viota_mask_m_nxv1i32_nxv1i1: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a0, a0, e32,mf2,tu,mu ; CHECK-NEXT: viota.m v8, v0, v0.t ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.viota.mask.nxv1i32( %0, %1, %1, i64 %2) ret %a } declare @llvm.riscv.viota.nxv2i32( , i64); define @intrinsic_viota_m_nxv2i32_nxv2i1( %0, i64 %1) nounwind { ; CHECK-LABEL: intrinsic_viota_m_nxv2i32_nxv2i1: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a0, a0, e32,m1,ta,mu ; CHECK-NEXT: viota.m v8, v0 ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.viota.nxv2i32( %0, i64 %1) ret %a } declare @llvm.riscv.viota.mask.nxv2i32( , , , i64); define @intrinsic_viota_mask_m_nxv2i32_nxv2i1( %0, %1, i64 %2) nounwind { ; CHECK-LABEL: intrinsic_viota_mask_m_nxv2i32_nxv2i1: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a0, a0, e32,m1,tu,mu ; CHECK-NEXT: viota.m v8, v0, v0.t ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.viota.mask.nxv2i32( %0, %1, %1, i64 %2) ret %a } declare @llvm.riscv.viota.nxv4i32( , i64); define @intrinsic_viota_m_nxv4i32_nxv4i1( %0, i64 %1) nounwind { ; CHECK-LABEL: intrinsic_viota_m_nxv4i32_nxv4i1: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a0, a0, e32,m2,ta,mu ; CHECK-NEXT: viota.m v8, v0 ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.viota.nxv4i32( %0, i64 %1) ret %a } declare @llvm.riscv.viota.mask.nxv4i32( , , , i64); define @intrinsic_viota_mask_m_nxv4i32_nxv4i1( %0, %1, i64 %2) nounwind { ; CHECK-LABEL: intrinsic_viota_mask_m_nxv4i32_nxv4i1: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a0, a0, e32,m2,tu,mu ; CHECK-NEXT: viota.m v8, v0, v0.t ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.viota.mask.nxv4i32( %0, %1, %1, i64 %2) ret %a } declare @llvm.riscv.viota.nxv8i32( , i64); define @intrinsic_viota_m_nxv8i32_nxv8i1( %0, i64 %1) nounwind { ; CHECK-LABEL: intrinsic_viota_m_nxv8i32_nxv8i1: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a0, a0, e32,m4,ta,mu ; CHECK-NEXT: viota.m v8, v0 ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.viota.nxv8i32( %0, i64 %1) ret %a } declare @llvm.riscv.viota.mask.nxv8i32( , , , i64); define @intrinsic_viota_mask_m_nxv8i32_nxv8i1( %0, %1, i64 %2) nounwind { ; CHECK-LABEL: intrinsic_viota_mask_m_nxv8i32_nxv8i1: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a0, a0, e32,m4,tu,mu ; CHECK-NEXT: viota.m v8, v0, v0.t ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.viota.mask.nxv8i32( %0, %1, %1, i64 %2) ret %a } declare @llvm.riscv.viota.nxv16i32( , i64); define @intrinsic_viota_m_nxv16i32_nxv16i1( %0, i64 %1) nounwind { ; CHECK-LABEL: intrinsic_viota_m_nxv16i32_nxv16i1: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a0, a0, e32,m8,ta,mu ; CHECK-NEXT: viota.m v8, v0 ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.viota.nxv16i32( %0, i64 %1) ret %a } declare @llvm.riscv.viota.mask.nxv16i32( , , , i64); define @intrinsic_viota_mask_m_nxv16i32_nxv16i1( %0, %1, i64 %2) nounwind { ; CHECK-LABEL: intrinsic_viota_mask_m_nxv16i32_nxv16i1: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a0, a0, e32,m8,tu,mu ; CHECK-NEXT: viota.m v8, v0, v0.t ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.viota.mask.nxv16i32( %0, %1, %1, i64 %2) ret %a } declare @llvm.riscv.viota.nxv1i64( , i64); define @intrinsic_viota_m_nxv1i64_nxv1i1( %0, i64 %1) nounwind { ; CHECK-LABEL: intrinsic_viota_m_nxv1i64_nxv1i1: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a0, a0, e64,m1,ta,mu ; CHECK-NEXT: viota.m v8, v0 ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.viota.nxv1i64( %0, i64 %1) ret %a } declare @llvm.riscv.viota.mask.nxv1i64( , , , i64); define @intrinsic_viota_mask_m_nxv1i64_nxv1i1( %0, %1, i64 %2) nounwind { ; CHECK-LABEL: intrinsic_viota_mask_m_nxv1i64_nxv1i1: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a0, a0, e64,m1,tu,mu ; CHECK-NEXT: viota.m v8, v0, v0.t ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.viota.mask.nxv1i64( %0, %1, %1, i64 %2) ret %a } declare @llvm.riscv.viota.nxv2i64( , i64); define @intrinsic_viota_m_nxv2i64_nxv2i1( %0, i64 %1) nounwind { ; CHECK-LABEL: intrinsic_viota_m_nxv2i64_nxv2i1: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a0, a0, e64,m2,ta,mu ; CHECK-NEXT: viota.m v8, v0 ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.viota.nxv2i64( %0, i64 %1) ret %a } declare @llvm.riscv.viota.mask.nxv2i64( , , , i64); define @intrinsic_viota_mask_m_nxv2i64_nxv2i1( %0, %1, i64 %2) nounwind { ; CHECK-LABEL: intrinsic_viota_mask_m_nxv2i64_nxv2i1: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a0, a0, e64,m2,tu,mu ; CHECK-NEXT: viota.m v8, v0, v0.t ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.viota.mask.nxv2i64( %0, %1, %1, i64 %2) ret %a } declare @llvm.riscv.viota.nxv4i64( , i64); define @intrinsic_viota_m_nxv4i64_nxv4i1( %0, i64 %1) nounwind { ; CHECK-LABEL: intrinsic_viota_m_nxv4i64_nxv4i1: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a0, a0, e64,m4,ta,mu ; CHECK-NEXT: viota.m v8, v0 ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.viota.nxv4i64( %0, i64 %1) ret %a } declare @llvm.riscv.viota.mask.nxv4i64( , , , i64); define @intrinsic_viota_mask_m_nxv4i64_nxv4i1( %0, %1, i64 %2) nounwind { ; CHECK-LABEL: intrinsic_viota_mask_m_nxv4i64_nxv4i1: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a0, a0, e64,m4,tu,mu ; CHECK-NEXT: viota.m v8, v0, v0.t ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.viota.mask.nxv4i64( %0, %1, %1, i64 %2) ret %a } declare @llvm.riscv.viota.nxv8i64( , i64); define @intrinsic_viota_m_nxv8i64_nxv8i1( %0, i64 %1) nounwind { ; CHECK-LABEL: intrinsic_viota_m_nxv8i64_nxv8i1: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a0, a0, e64,m8,ta,mu ; CHECK-NEXT: viota.m v8, v0 ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.viota.nxv8i64( %0, i64 %1) ret %a } declare @llvm.riscv.viota.mask.nxv8i64( , , , i64); define @intrinsic_viota_mask_m_nxv8i64_nxv8i1( %0, %1, i64 %2) nounwind { ; CHECK-LABEL: intrinsic_viota_mask_m_nxv8i64_nxv8i1: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a0, a0, e64,m8,tu,mu ; CHECK-NEXT: viota.m v8, v0, v0.t ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.viota.mask.nxv8i64( %0, %1, %1, i64 %2) ret %a }