; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py ; RUN: llc -mtriple=riscv32 -mattr=+experimental-v,+d,+experimental-zfh -verify-machineinstrs \ ; RUN: --riscv-no-aliases < %s | FileCheck %s declare @llvm.riscv.vfrec7.nxv1f16( , i32); define @intrinsic_vfrec7_v_nxv1f16_nxv1f16( %0, i32 %1) nounwind { ; CHECK-LABEL: intrinsic_vfrec7_v_nxv1f16_nxv1f16: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a0, a0, e16,mf4,ta,mu ; CHECK-NEXT: vfrec7.v v8, v8 ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vfrec7.nxv1f16( %0, i32 %1) ret %a } declare @llvm.riscv.vfrec7.mask.nxv1f16( , , , i32); define @intrinsic_vfrec7_mask_v_nxv1f16_nxv1f16( %0, %1, %2, i32 %3) nounwind { ; CHECK-LABEL: intrinsic_vfrec7_mask_v_nxv1f16_nxv1f16: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a0, a0, e16,mf4,tu,mu ; CHECK-NEXT: vfrec7.v v8, v9, v0.t ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vfrec7.mask.nxv1f16( %1, %2, %0, i32 %3) ret %a } declare @llvm.riscv.vfrec7.nxv2f16( , i32); define @intrinsic_vfrec7_v_nxv2f16_nxv2f16( %0, i32 %1) nounwind { ; CHECK-LABEL: intrinsic_vfrec7_v_nxv2f16_nxv2f16: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a0, a0, e16,mf2,ta,mu ; CHECK-NEXT: vfrec7.v v8, v8 ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vfrec7.nxv2f16( %0, i32 %1) ret %a } declare @llvm.riscv.vfrec7.mask.nxv2f16( , , , i32); define @intrinsic_vfrec7_mask_v_nxv2f16_nxv2f16( %0, %1, %2, i32 %3) nounwind { ; CHECK-LABEL: intrinsic_vfrec7_mask_v_nxv2f16_nxv2f16: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a0, a0, e16,mf2,tu,mu ; CHECK-NEXT: vfrec7.v v8, v9, v0.t ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vfrec7.mask.nxv2f16( %1, %2, %0, i32 %3) ret %a } declare @llvm.riscv.vfrec7.nxv4f16( , i32); define @intrinsic_vfrec7_v_nxv4f16_nxv4f16( %0, i32 %1) nounwind { ; CHECK-LABEL: intrinsic_vfrec7_v_nxv4f16_nxv4f16: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a0, a0, e16,m1,ta,mu ; CHECK-NEXT: vfrec7.v v8, v8 ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vfrec7.nxv4f16( %0, i32 %1) ret %a } declare @llvm.riscv.vfrec7.mask.nxv4f16( , , , i32); define @intrinsic_vfrec7_mask_v_nxv4f16_nxv4f16( %0, %1, %2, i32 %3) nounwind { ; CHECK-LABEL: intrinsic_vfrec7_mask_v_nxv4f16_nxv4f16: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a0, a0, e16,m1,tu,mu ; CHECK-NEXT: vfrec7.v v8, v9, v0.t ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vfrec7.mask.nxv4f16( %1, %2, %0, i32 %3) ret %a } declare @llvm.riscv.vfrec7.nxv8f16( , i32); define @intrinsic_vfrec7_v_nxv8f16_nxv8f16( %0, i32 %1) nounwind { ; CHECK-LABEL: intrinsic_vfrec7_v_nxv8f16_nxv8f16: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a0, a0, e16,m2,ta,mu ; CHECK-NEXT: vfrec7.v v8, v8 ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vfrec7.nxv8f16( %0, i32 %1) ret %a } declare @llvm.riscv.vfrec7.mask.nxv8f16( , , , i32); define @intrinsic_vfrec7_mask_v_nxv8f16_nxv8f16( %0, %1, %2, i32 %3) nounwind { ; CHECK-LABEL: intrinsic_vfrec7_mask_v_nxv8f16_nxv8f16: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a0, a0, e16,m2,tu,mu ; CHECK-NEXT: vfrec7.v v8, v10, v0.t ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vfrec7.mask.nxv8f16( %1, %2, %0, i32 %3) ret %a } declare @llvm.riscv.vfrec7.nxv16f16( , i32); define @intrinsic_vfrec7_v_nxv16f16_nxv16f16( %0, i32 %1) nounwind { ; CHECK-LABEL: intrinsic_vfrec7_v_nxv16f16_nxv16f16: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a0, a0, e16,m4,ta,mu ; CHECK-NEXT: vfrec7.v v8, v8 ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vfrec7.nxv16f16( %0, i32 %1) ret %a } declare @llvm.riscv.vfrec7.mask.nxv16f16( , , , i32); define @intrinsic_vfrec7_mask_v_nxv16f16_nxv16f16( %0, %1, %2, i32 %3) nounwind { ; CHECK-LABEL: intrinsic_vfrec7_mask_v_nxv16f16_nxv16f16: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a0, a0, e16,m4,tu,mu ; CHECK-NEXT: vfrec7.v v8, v12, v0.t ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vfrec7.mask.nxv16f16( %1, %2, %0, i32 %3) ret %a } declare @llvm.riscv.vfrec7.nxv32f16( , i32); define @intrinsic_vfrec7_v_nxv32f16_nxv32f16( %0, i32 %1) nounwind { ; CHECK-LABEL: intrinsic_vfrec7_v_nxv32f16_nxv32f16: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a0, a0, e16,m8,ta,mu ; CHECK-NEXT: vfrec7.v v8, v8 ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vfrec7.nxv32f16( %0, i32 %1) ret %a } declare @llvm.riscv.vfrec7.mask.nxv32f16( , , , i32); define @intrinsic_vfrec7_mask_v_nxv32f16_nxv32f16( %0, %1, %2, i32 %3) nounwind { ; CHECK-LABEL: intrinsic_vfrec7_mask_v_nxv32f16_nxv32f16: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a0, a0, e16,m8,tu,mu ; CHECK-NEXT: vfrec7.v v8, v16, v0.t ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vfrec7.mask.nxv32f16( %1, %2, %0, i32 %3) ret %a } declare @llvm.riscv.vfrec7.nxv1f32( , i32); define @intrinsic_vfrec7_v_nxv1f32_nxv1f32( %0, i32 %1) nounwind { ; CHECK-LABEL: intrinsic_vfrec7_v_nxv1f32_nxv1f32: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a0, a0, e32,mf2,ta,mu ; CHECK-NEXT: vfrec7.v v8, v8 ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vfrec7.nxv1f32( %0, i32 %1) ret %a } declare @llvm.riscv.vfrec7.mask.nxv1f32( , , , i32); define @intrinsic_vfrec7_mask_v_nxv1f32_nxv1f32( %0, %1, %2, i32 %3) nounwind { ; CHECK-LABEL: intrinsic_vfrec7_mask_v_nxv1f32_nxv1f32: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a0, a0, e32,mf2,tu,mu ; CHECK-NEXT: vfrec7.v v8, v9, v0.t ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vfrec7.mask.nxv1f32( %1, %2, %0, i32 %3) ret %a } declare @llvm.riscv.vfrec7.nxv2f32( , i32); define @intrinsic_vfrec7_v_nxv2f32_nxv2f32( %0, i32 %1) nounwind { ; CHECK-LABEL: intrinsic_vfrec7_v_nxv2f32_nxv2f32: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a0, a0, e32,m1,ta,mu ; CHECK-NEXT: vfrec7.v v8, v8 ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vfrec7.nxv2f32( %0, i32 %1) ret %a } declare @llvm.riscv.vfrec7.mask.nxv2f32( , , , i32); define @intrinsic_vfrec7_mask_v_nxv2f32_nxv2f32( %0, %1, %2, i32 %3) nounwind { ; CHECK-LABEL: intrinsic_vfrec7_mask_v_nxv2f32_nxv2f32: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a0, a0, e32,m1,tu,mu ; CHECK-NEXT: vfrec7.v v8, v9, v0.t ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vfrec7.mask.nxv2f32( %1, %2, %0, i32 %3) ret %a } declare @llvm.riscv.vfrec7.nxv4f32( , i32); define @intrinsic_vfrec7_v_nxv4f32_nxv4f32( %0, i32 %1) nounwind { ; CHECK-LABEL: intrinsic_vfrec7_v_nxv4f32_nxv4f32: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a0, a0, e32,m2,ta,mu ; CHECK-NEXT: vfrec7.v v8, v8 ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vfrec7.nxv4f32( %0, i32 %1) ret %a } declare @llvm.riscv.vfrec7.mask.nxv4f32( , , , i32); define @intrinsic_vfrec7_mask_v_nxv4f32_nxv4f32( %0, %1, %2, i32 %3) nounwind { ; CHECK-LABEL: intrinsic_vfrec7_mask_v_nxv4f32_nxv4f32: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a0, a0, e32,m2,tu,mu ; CHECK-NEXT: vfrec7.v v8, v10, v0.t ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vfrec7.mask.nxv4f32( %1, %2, %0, i32 %3) ret %a } declare @llvm.riscv.vfrec7.nxv8f32( , i32); define @intrinsic_vfrec7_v_nxv8f32_nxv8f32( %0, i32 %1) nounwind { ; CHECK-LABEL: intrinsic_vfrec7_v_nxv8f32_nxv8f32: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a0, a0, e32,m4,ta,mu ; CHECK-NEXT: vfrec7.v v8, v8 ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vfrec7.nxv8f32( %0, i32 %1) ret %a } declare @llvm.riscv.vfrec7.mask.nxv8f32( , , , i32); define @intrinsic_vfrec7_mask_v_nxv8f32_nxv8f32( %0, %1, %2, i32 %3) nounwind { ; CHECK-LABEL: intrinsic_vfrec7_mask_v_nxv8f32_nxv8f32: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a0, a0, e32,m4,tu,mu ; CHECK-NEXT: vfrec7.v v8, v12, v0.t ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vfrec7.mask.nxv8f32( %1, %2, %0, i32 %3) ret %a } declare @llvm.riscv.vfrec7.nxv16f32( , i32); define @intrinsic_vfrec7_v_nxv16f32_nxv16f32( %0, i32 %1) nounwind { ; CHECK-LABEL: intrinsic_vfrec7_v_nxv16f32_nxv16f32: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a0, a0, e32,m8,ta,mu ; CHECK-NEXT: vfrec7.v v8, v8 ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vfrec7.nxv16f32( %0, i32 %1) ret %a } declare @llvm.riscv.vfrec7.mask.nxv16f32( , , , i32); define @intrinsic_vfrec7_mask_v_nxv16f32_nxv16f32( %0, %1, %2, i32 %3) nounwind { ; CHECK-LABEL: intrinsic_vfrec7_mask_v_nxv16f32_nxv16f32: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a0, a0, e32,m8,tu,mu ; CHECK-NEXT: vfrec7.v v8, v16, v0.t ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vfrec7.mask.nxv16f32( %1, %2, %0, i32 %3) ret %a } declare @llvm.riscv.vfrec7.nxv1f64( , i32); define @intrinsic_vfrec7_v_nxv1f64_nxv1f64( %0, i32 %1) nounwind { ; CHECK-LABEL: intrinsic_vfrec7_v_nxv1f64_nxv1f64: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a0, a0, e64,m1,ta,mu ; CHECK-NEXT: vfrec7.v v8, v8 ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vfrec7.nxv1f64( %0, i32 %1) ret %a } declare @llvm.riscv.vfrec7.mask.nxv1f64( , , , i32); define @intrinsic_vfrec7_mask_v_nxv1f64_nxv1f64( %0, %1, %2, i32 %3) nounwind { ; CHECK-LABEL: intrinsic_vfrec7_mask_v_nxv1f64_nxv1f64: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a0, a0, e64,m1,tu,mu ; CHECK-NEXT: vfrec7.v v8, v9, v0.t ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vfrec7.mask.nxv1f64( %1, %2, %0, i32 %3) ret %a } declare @llvm.riscv.vfrec7.nxv2f64( , i32); define @intrinsic_vfrec7_v_nxv2f64_nxv2f64( %0, i32 %1) nounwind { ; CHECK-LABEL: intrinsic_vfrec7_v_nxv2f64_nxv2f64: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a0, a0, e64,m2,ta,mu ; CHECK-NEXT: vfrec7.v v8, v8 ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vfrec7.nxv2f64( %0, i32 %1) ret %a } declare @llvm.riscv.vfrec7.mask.nxv2f64( , , , i32); define @intrinsic_vfrec7_mask_v_nxv2f64_nxv2f64( %0, %1, %2, i32 %3) nounwind { ; CHECK-LABEL: intrinsic_vfrec7_mask_v_nxv2f64_nxv2f64: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a0, a0, e64,m2,tu,mu ; CHECK-NEXT: vfrec7.v v8, v10, v0.t ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vfrec7.mask.nxv2f64( %1, %2, %0, i32 %3) ret %a } declare @llvm.riscv.vfrec7.nxv4f64( , i32); define @intrinsic_vfrec7_v_nxv4f64_nxv4f64( %0, i32 %1) nounwind { ; CHECK-LABEL: intrinsic_vfrec7_v_nxv4f64_nxv4f64: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a0, a0, e64,m4,ta,mu ; CHECK-NEXT: vfrec7.v v8, v8 ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vfrec7.nxv4f64( %0, i32 %1) ret %a } declare @llvm.riscv.vfrec7.mask.nxv4f64( , , , i32); define @intrinsic_vfrec7_mask_v_nxv4f64_nxv4f64( %0, %1, %2, i32 %3) nounwind { ; CHECK-LABEL: intrinsic_vfrec7_mask_v_nxv4f64_nxv4f64: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a0, a0, e64,m4,tu,mu ; CHECK-NEXT: vfrec7.v v8, v12, v0.t ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vfrec7.mask.nxv4f64( %1, %2, %0, i32 %3) ret %a } declare @llvm.riscv.vfrec7.nxv8f64( , i32); define @intrinsic_vfrec7_v_nxv8f64_nxv8f64( %0, i32 %1) nounwind { ; CHECK-LABEL: intrinsic_vfrec7_v_nxv8f64_nxv8f64: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a0, a0, e64,m8,ta,mu ; CHECK-NEXT: vfrec7.v v8, v8 ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vfrec7.nxv8f64( %0, i32 %1) ret %a } declare @llvm.riscv.vfrec7.mask.nxv8f64( , , , i32); define @intrinsic_vfrec7_mask_v_nxv8f64_nxv8f64( %0, %1, %2, i32 %3) nounwind { ; CHECK-LABEL: intrinsic_vfrec7_mask_v_nxv8f64_nxv8f64: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a0, a0, e64,m8,tu,mu ; CHECK-NEXT: vfrec7.v v8, v16, v0.t ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vfrec7.mask.nxv8f64( %1, %2, %0, i32 %3) ret %a }