; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py ; RUN: llc -mtriple=riscv64 -mattr=+experimental-v -verify-machineinstrs < %s | FileCheck %s define @vdiv_vv_nxv1i8( %va, %vb) { ; CHECK-LABEL: vdiv_vv_nxv1i8: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e8,mf8,ta,mu ; CHECK-NEXT: vdiv.vv v8, v8, v9 ; CHECK-NEXT: ret %vc = sdiv %va, %vb ret %vc } define @vdiv_vx_nxv1i8( %va, i8 signext %b) { ; CHECK-LABEL: vdiv_vx_nxv1i8: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e8,mf8,ta,mu ; CHECK-NEXT: vdiv.vx v8, v8, a0 ; CHECK-NEXT: ret %head = insertelement undef, i8 %b, i32 0 %splat = shufflevector %head, undef, zeroinitializer %vc = sdiv %va, %splat ret %vc } define @vdiv_vi_nxv1i8_0( %va) { ; CHECK-LABEL: vdiv_vi_nxv1i8_0: ; CHECK: # %bb.0: ; CHECK-NEXT: addi a0, zero, 109 ; CHECK-NEXT: vsetvli a1, zero, e8,mf8,ta,mu ; CHECK-NEXT: vmulh.vx v25, v8, a0 ; CHECK-NEXT: vrsub.vi v26, v8, 0 ; CHECK-NEXT: vadd.vv v25, v25, v26 ; CHECK-NEXT: vsra.vi v25, v25, 2 ; CHECK-NEXT: vsrl.vi v26, v25, 7 ; CHECK-NEXT: vand.vi v26, v26, -1 ; CHECK-NEXT: vadd.vv v8, v25, v26 ; CHECK-NEXT: ret %head = insertelement undef, i8 -7, i32 0 %splat = shufflevector %head, undef, zeroinitializer %vc = sdiv %va, %splat ret %vc } define @vdiv_vv_nxv2i8( %va, %vb) { ; CHECK-LABEL: vdiv_vv_nxv2i8: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e8,mf4,ta,mu ; CHECK-NEXT: vdiv.vv v8, v8, v9 ; CHECK-NEXT: ret %vc = sdiv %va, %vb ret %vc } define @vdiv_vx_nxv2i8( %va, i8 signext %b) { ; CHECK-LABEL: vdiv_vx_nxv2i8: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e8,mf4,ta,mu ; CHECK-NEXT: vdiv.vx v8, v8, a0 ; CHECK-NEXT: ret %head = insertelement undef, i8 %b, i32 0 %splat = shufflevector %head, undef, zeroinitializer %vc = sdiv %va, %splat ret %vc } define @vdiv_vi_nxv2i8_0( %va) { ; CHECK-LABEL: vdiv_vi_nxv2i8_0: ; CHECK: # %bb.0: ; CHECK-NEXT: addi a0, zero, 109 ; CHECK-NEXT: vsetvli a1, zero, e8,mf4,ta,mu ; CHECK-NEXT: vmulh.vx v25, v8, a0 ; CHECK-NEXT: vrsub.vi v26, v8, 0 ; CHECK-NEXT: vadd.vv v25, v25, v26 ; CHECK-NEXT: vsra.vi v25, v25, 2 ; CHECK-NEXT: vsrl.vi v26, v25, 7 ; CHECK-NEXT: vand.vi v26, v26, -1 ; CHECK-NEXT: vadd.vv v8, v25, v26 ; CHECK-NEXT: ret %head = insertelement undef, i8 -7, i32 0 %splat = shufflevector %head, undef, zeroinitializer %vc = sdiv %va, %splat ret %vc } define @vdiv_vv_nxv4i8( %va, %vb) { ; CHECK-LABEL: vdiv_vv_nxv4i8: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e8,mf2,ta,mu ; CHECK-NEXT: vdiv.vv v8, v8, v9 ; CHECK-NEXT: ret %vc = sdiv %va, %vb ret %vc } define @vdiv_vx_nxv4i8( %va, i8 signext %b) { ; CHECK-LABEL: vdiv_vx_nxv4i8: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e8,mf2,ta,mu ; CHECK-NEXT: vdiv.vx v8, v8, a0 ; CHECK-NEXT: ret %head = insertelement undef, i8 %b, i32 0 %splat = shufflevector %head, undef, zeroinitializer %vc = sdiv %va, %splat ret %vc } define @vdiv_vi_nxv4i8_0( %va) { ; CHECK-LABEL: vdiv_vi_nxv4i8_0: ; CHECK: # %bb.0: ; CHECK-NEXT: addi a0, zero, 109 ; CHECK-NEXT: vsetvli a1, zero, e8,mf2,ta,mu ; CHECK-NEXT: vmulh.vx v25, v8, a0 ; CHECK-NEXT: vrsub.vi v26, v8, 0 ; CHECK-NEXT: vadd.vv v25, v25, v26 ; CHECK-NEXT: vsra.vi v25, v25, 2 ; CHECK-NEXT: vsrl.vi v26, v25, 7 ; CHECK-NEXT: vand.vi v26, v26, -1 ; CHECK-NEXT: vadd.vv v8, v25, v26 ; CHECK-NEXT: ret %head = insertelement undef, i8 -7, i32 0 %splat = shufflevector %head, undef, zeroinitializer %vc = sdiv %va, %splat ret %vc } define @vdiv_vv_nxv8i8( %va, %vb) { ; CHECK-LABEL: vdiv_vv_nxv8i8: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e8,m1,ta,mu ; CHECK-NEXT: vdiv.vv v8, v8, v9 ; CHECK-NEXT: ret %vc = sdiv %va, %vb ret %vc } define @vdiv_vx_nxv8i8( %va, i8 signext %b) { ; CHECK-LABEL: vdiv_vx_nxv8i8: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e8,m1,ta,mu ; CHECK-NEXT: vdiv.vx v8, v8, a0 ; CHECK-NEXT: ret %head = insertelement undef, i8 %b, i32 0 %splat = shufflevector %head, undef, zeroinitializer %vc = sdiv %va, %splat ret %vc } define @vdiv_vi_nxv8i8_0( %va) { ; CHECK-LABEL: vdiv_vi_nxv8i8_0: ; CHECK: # %bb.0: ; CHECK-NEXT: addi a0, zero, 109 ; CHECK-NEXT: vsetvli a1, zero, e8,m1,ta,mu ; CHECK-NEXT: vmulh.vx v25, v8, a0 ; CHECK-NEXT: vrsub.vi v26, v8, 0 ; CHECK-NEXT: vadd.vv v25, v25, v26 ; CHECK-NEXT: vsra.vi v25, v25, 2 ; CHECK-NEXT: vsrl.vi v26, v25, 7 ; CHECK-NEXT: vand.vi v26, v26, -1 ; CHECK-NEXT: vadd.vv v8, v25, v26 ; CHECK-NEXT: ret %head = insertelement undef, i8 -7, i32 0 %splat = shufflevector %head, undef, zeroinitializer %vc = sdiv %va, %splat ret %vc } define @vdiv_vv_nxv16i8( %va, %vb) { ; CHECK-LABEL: vdiv_vv_nxv16i8: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e8,m2,ta,mu ; CHECK-NEXT: vdiv.vv v8, v8, v10 ; CHECK-NEXT: ret %vc = sdiv %va, %vb ret %vc } define @vdiv_vx_nxv16i8( %va, i8 signext %b) { ; CHECK-LABEL: vdiv_vx_nxv16i8: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e8,m2,ta,mu ; CHECK-NEXT: vdiv.vx v8, v8, a0 ; CHECK-NEXT: ret %head = insertelement undef, i8 %b, i32 0 %splat = shufflevector %head, undef, zeroinitializer %vc = sdiv %va, %splat ret %vc } define @vdiv_vi_nxv16i8_0( %va) { ; CHECK-LABEL: vdiv_vi_nxv16i8_0: ; CHECK: # %bb.0: ; CHECK-NEXT: addi a0, zero, 109 ; CHECK-NEXT: vsetvli a1, zero, e8,m2,ta,mu ; CHECK-NEXT: vmulh.vx v26, v8, a0 ; CHECK-NEXT: vrsub.vi v28, v8, 0 ; CHECK-NEXT: vadd.vv v26, v26, v28 ; CHECK-NEXT: vsra.vi v26, v26, 2 ; CHECK-NEXT: vsrl.vi v28, v26, 7 ; CHECK-NEXT: vand.vi v28, v28, -1 ; CHECK-NEXT: vadd.vv v8, v26, v28 ; CHECK-NEXT: ret %head = insertelement undef, i8 -7, i32 0 %splat = shufflevector %head, undef, zeroinitializer %vc = sdiv %va, %splat ret %vc } define @vdiv_vv_nxv32i8( %va, %vb) { ; CHECK-LABEL: vdiv_vv_nxv32i8: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e8,m4,ta,mu ; CHECK-NEXT: vdiv.vv v8, v8, v12 ; CHECK-NEXT: ret %vc = sdiv %va, %vb ret %vc } define @vdiv_vx_nxv32i8( %va, i8 signext %b) { ; CHECK-LABEL: vdiv_vx_nxv32i8: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e8,m4,ta,mu ; CHECK-NEXT: vdiv.vx v8, v8, a0 ; CHECK-NEXT: ret %head = insertelement undef, i8 %b, i32 0 %splat = shufflevector %head, undef, zeroinitializer %vc = sdiv %va, %splat ret %vc } define @vdiv_vi_nxv32i8_0( %va) { ; CHECK-LABEL: vdiv_vi_nxv32i8_0: ; CHECK: # %bb.0: ; CHECK-NEXT: addi a0, zero, 109 ; CHECK-NEXT: vsetvli a1, zero, e8,m4,ta,mu ; CHECK-NEXT: vmulh.vx v28, v8, a0 ; CHECK-NEXT: vrsub.vi v8, v8, 0 ; CHECK-NEXT: vadd.vv v28, v28, v8 ; CHECK-NEXT: vsra.vi v28, v28, 2 ; CHECK-NEXT: vsrl.vi v8, v28, 7 ; CHECK-NEXT: vand.vi v8, v8, -1 ; CHECK-NEXT: vadd.vv v8, v28, v8 ; CHECK-NEXT: ret %head = insertelement undef, i8 -7, i32 0 %splat = shufflevector %head, undef, zeroinitializer %vc = sdiv %va, %splat ret %vc } define @vdiv_vv_nxv64i8( %va, %vb) { ; CHECK-LABEL: vdiv_vv_nxv64i8: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e8,m8,ta,mu ; CHECK-NEXT: vdiv.vv v8, v8, v16 ; CHECK-NEXT: ret %vc = sdiv %va, %vb ret %vc } define @vdiv_vx_nxv64i8( %va, i8 signext %b) { ; CHECK-LABEL: vdiv_vx_nxv64i8: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e8,m8,ta,mu ; CHECK-NEXT: vdiv.vx v8, v8, a0 ; CHECK-NEXT: ret %head = insertelement undef, i8 %b, i32 0 %splat = shufflevector %head, undef, zeroinitializer %vc = sdiv %va, %splat ret %vc } define @vdiv_vi_nxv64i8_0( %va) { ; CHECK-LABEL: vdiv_vi_nxv64i8_0: ; CHECK: # %bb.0: ; CHECK-NEXT: addi a0, zero, 109 ; CHECK-NEXT: vsetvli a1, zero, e8,m8,ta,mu ; CHECK-NEXT: vmulh.vx v16, v8, a0 ; CHECK-NEXT: vrsub.vi v8, v8, 0 ; CHECK-NEXT: vadd.vv v8, v16, v8 ; CHECK-NEXT: vsra.vi v8, v8, 2 ; CHECK-NEXT: vsrl.vi v16, v8, 7 ; CHECK-NEXT: vand.vi v16, v16, -1 ; CHECK-NEXT: vadd.vv v8, v8, v16 ; CHECK-NEXT: ret %head = insertelement undef, i8 -7, i32 0 %splat = shufflevector %head, undef, zeroinitializer %vc = sdiv %va, %splat ret %vc } define @vdiv_vv_nxv1i16( %va, %vb) { ; CHECK-LABEL: vdiv_vv_nxv1i16: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e16,mf4,ta,mu ; CHECK-NEXT: vdiv.vv v8, v8, v9 ; CHECK-NEXT: ret %vc = sdiv %va, %vb ret %vc } define @vdiv_vx_nxv1i16( %va, i16 signext %b) { ; CHECK-LABEL: vdiv_vx_nxv1i16: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e16,mf4,ta,mu ; CHECK-NEXT: vdiv.vx v8, v8, a0 ; CHECK-NEXT: ret %head = insertelement undef, i16 %b, i32 0 %splat = shufflevector %head, undef, zeroinitializer %vc = sdiv %va, %splat ret %vc } define @vdiv_vi_nxv1i16_0( %va) { ; CHECK-LABEL: vdiv_vi_nxv1i16_0: ; CHECK: # %bb.0: ; CHECK-NEXT: lui a0, 1048571 ; CHECK-NEXT: addiw a0, a0, 1755 ; CHECK-NEXT: vsetvli a1, zero, e16,mf4,ta,mu ; CHECK-NEXT: vmulh.vx v25, v8, a0 ; CHECK-NEXT: vadd.vi v25, v25, 0 ; CHECK-NEXT: vsra.vi v25, v25, 1 ; CHECK-NEXT: vsrl.vi v26, v25, 15 ; CHECK-NEXT: vand.vi v26, v26, -1 ; CHECK-NEXT: vadd.vv v8, v25, v26 ; CHECK-NEXT: ret %head = insertelement undef, i16 -7, i32 0 %splat = shufflevector %head, undef, zeroinitializer %vc = sdiv %va, %splat ret %vc } define @vdiv_vv_nxv2i16( %va, %vb) { ; CHECK-LABEL: vdiv_vv_nxv2i16: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e16,mf2,ta,mu ; CHECK-NEXT: vdiv.vv v8, v8, v9 ; CHECK-NEXT: ret %vc = sdiv %va, %vb ret %vc } define @vdiv_vx_nxv2i16( %va, i16 signext %b) { ; CHECK-LABEL: vdiv_vx_nxv2i16: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e16,mf2,ta,mu ; CHECK-NEXT: vdiv.vx v8, v8, a0 ; CHECK-NEXT: ret %head = insertelement undef, i16 %b, i32 0 %splat = shufflevector %head, undef, zeroinitializer %vc = sdiv %va, %splat ret %vc } define @vdiv_vi_nxv2i16_0( %va) { ; CHECK-LABEL: vdiv_vi_nxv2i16_0: ; CHECK: # %bb.0: ; CHECK-NEXT: lui a0, 1048571 ; CHECK-NEXT: addiw a0, a0, 1755 ; CHECK-NEXT: vsetvli a1, zero, e16,mf2,ta,mu ; CHECK-NEXT: vmulh.vx v25, v8, a0 ; CHECK-NEXT: vadd.vi v25, v25, 0 ; CHECK-NEXT: vsra.vi v25, v25, 1 ; CHECK-NEXT: vsrl.vi v26, v25, 15 ; CHECK-NEXT: vand.vi v26, v26, -1 ; CHECK-NEXT: vadd.vv v8, v25, v26 ; CHECK-NEXT: ret %head = insertelement undef, i16 -7, i32 0 %splat = shufflevector %head, undef, zeroinitializer %vc = sdiv %va, %splat ret %vc } define @vdiv_vv_nxv4i16( %va, %vb) { ; CHECK-LABEL: vdiv_vv_nxv4i16: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e16,m1,ta,mu ; CHECK-NEXT: vdiv.vv v8, v8, v9 ; CHECK-NEXT: ret %vc = sdiv %va, %vb ret %vc } define @vdiv_vx_nxv4i16( %va, i16 signext %b) { ; CHECK-LABEL: vdiv_vx_nxv4i16: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e16,m1,ta,mu ; CHECK-NEXT: vdiv.vx v8, v8, a0 ; CHECK-NEXT: ret %head = insertelement undef, i16 %b, i32 0 %splat = shufflevector %head, undef, zeroinitializer %vc = sdiv %va, %splat ret %vc } define @vdiv_vi_nxv4i16_0( %va) { ; CHECK-LABEL: vdiv_vi_nxv4i16_0: ; CHECK: # %bb.0: ; CHECK-NEXT: lui a0, 1048571 ; CHECK-NEXT: addiw a0, a0, 1755 ; CHECK-NEXT: vsetvli a1, zero, e16,m1,ta,mu ; CHECK-NEXT: vmulh.vx v25, v8, a0 ; CHECK-NEXT: vadd.vi v25, v25, 0 ; CHECK-NEXT: vsra.vi v25, v25, 1 ; CHECK-NEXT: vsrl.vi v26, v25, 15 ; CHECK-NEXT: vand.vi v26, v26, -1 ; CHECK-NEXT: vadd.vv v8, v25, v26 ; CHECK-NEXT: ret %head = insertelement undef, i16 -7, i32 0 %splat = shufflevector %head, undef, zeroinitializer %vc = sdiv %va, %splat ret %vc } define @vdiv_vv_nxv8i16( %va, %vb) { ; CHECK-LABEL: vdiv_vv_nxv8i16: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e16,m2,ta,mu ; CHECK-NEXT: vdiv.vv v8, v8, v10 ; CHECK-NEXT: ret %vc = sdiv %va, %vb ret %vc } define @vdiv_vx_nxv8i16( %va, i16 signext %b) { ; CHECK-LABEL: vdiv_vx_nxv8i16: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e16,m2,ta,mu ; CHECK-NEXT: vdiv.vx v8, v8, a0 ; CHECK-NEXT: ret %head = insertelement undef, i16 %b, i32 0 %splat = shufflevector %head, undef, zeroinitializer %vc = sdiv %va, %splat ret %vc } define @vdiv_vi_nxv8i16_0( %va) { ; CHECK-LABEL: vdiv_vi_nxv8i16_0: ; CHECK: # %bb.0: ; CHECK-NEXT: lui a0, 1048571 ; CHECK-NEXT: addiw a0, a0, 1755 ; CHECK-NEXT: vsetvli a1, zero, e16,m2,ta,mu ; CHECK-NEXT: vmulh.vx v26, v8, a0 ; CHECK-NEXT: vadd.vi v26, v26, 0 ; CHECK-NEXT: vsra.vi v26, v26, 1 ; CHECK-NEXT: vsrl.vi v28, v26, 15 ; CHECK-NEXT: vand.vi v28, v28, -1 ; CHECK-NEXT: vadd.vv v8, v26, v28 ; CHECK-NEXT: ret %head = insertelement undef, i16 -7, i32 0 %splat = shufflevector %head, undef, zeroinitializer %vc = sdiv %va, %splat ret %vc } define @vdiv_vv_nxv16i16( %va, %vb) { ; CHECK-LABEL: vdiv_vv_nxv16i16: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e16,m4,ta,mu ; CHECK-NEXT: vdiv.vv v8, v8, v12 ; CHECK-NEXT: ret %vc = sdiv %va, %vb ret %vc } define @vdiv_vx_nxv16i16( %va, i16 signext %b) { ; CHECK-LABEL: vdiv_vx_nxv16i16: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e16,m4,ta,mu ; CHECK-NEXT: vdiv.vx v8, v8, a0 ; CHECK-NEXT: ret %head = insertelement undef, i16 %b, i32 0 %splat = shufflevector %head, undef, zeroinitializer %vc = sdiv %va, %splat ret %vc } define @vdiv_vi_nxv16i16_0( %va) { ; CHECK-LABEL: vdiv_vi_nxv16i16_0: ; CHECK: # %bb.0: ; CHECK-NEXT: lui a0, 1048571 ; CHECK-NEXT: addiw a0, a0, 1755 ; CHECK-NEXT: vsetvli a1, zero, e16,m4,ta,mu ; CHECK-NEXT: vmulh.vx v28, v8, a0 ; CHECK-NEXT: vadd.vi v28, v28, 0 ; CHECK-NEXT: vsra.vi v28, v28, 1 ; CHECK-NEXT: vsrl.vi v8, v28, 15 ; CHECK-NEXT: vand.vi v8, v8, -1 ; CHECK-NEXT: vadd.vv v8, v28, v8 ; CHECK-NEXT: ret %head = insertelement undef, i16 -7, i32 0 %splat = shufflevector %head, undef, zeroinitializer %vc = sdiv %va, %splat ret %vc } define @vdiv_vv_nxv32i16( %va, %vb) { ; CHECK-LABEL: vdiv_vv_nxv32i16: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e16,m8,ta,mu ; CHECK-NEXT: vdiv.vv v8, v8, v16 ; CHECK-NEXT: ret %vc = sdiv %va, %vb ret %vc } define @vdiv_vx_nxv32i16( %va, i16 signext %b) { ; CHECK-LABEL: vdiv_vx_nxv32i16: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e16,m8,ta,mu ; CHECK-NEXT: vdiv.vx v8, v8, a0 ; CHECK-NEXT: ret %head = insertelement undef, i16 %b, i32 0 %splat = shufflevector %head, undef, zeroinitializer %vc = sdiv %va, %splat ret %vc } define @vdiv_vi_nxv32i16_0( %va) { ; CHECK-LABEL: vdiv_vi_nxv32i16_0: ; CHECK: # %bb.0: ; CHECK-NEXT: lui a0, 1048571 ; CHECK-NEXT: addiw a0, a0, 1755 ; CHECK-NEXT: vsetvli a1, zero, e16,m8,ta,mu ; CHECK-NEXT: vmulh.vx v8, v8, a0 ; CHECK-NEXT: vadd.vi v8, v8, 0 ; CHECK-NEXT: vsra.vi v8, v8, 1 ; CHECK-NEXT: vsrl.vi v16, v8, 15 ; CHECK-NEXT: vand.vi v16, v16, -1 ; CHECK-NEXT: vadd.vv v8, v8, v16 ; CHECK-NEXT: ret %head = insertelement undef, i16 -7, i32 0 %splat = shufflevector %head, undef, zeroinitializer %vc = sdiv %va, %splat ret %vc } define @vdiv_vv_nxv1i32( %va, %vb) { ; CHECK-LABEL: vdiv_vv_nxv1i32: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32,mf2,ta,mu ; CHECK-NEXT: vdiv.vv v8, v8, v9 ; CHECK-NEXT: ret %vc = sdiv %va, %vb ret %vc } define @vdiv_vx_nxv1i32( %va, i32 signext %b) { ; CHECK-LABEL: vdiv_vx_nxv1i32: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e32,mf2,ta,mu ; CHECK-NEXT: vdiv.vx v8, v8, a0 ; CHECK-NEXT: ret %head = insertelement undef, i32 %b, i32 0 %splat = shufflevector %head, undef, zeroinitializer %vc = sdiv %va, %splat ret %vc } define @vdiv_vi_nxv1i32_0( %va) { ; CHECK-LABEL: vdiv_vi_nxv1i32_0: ; CHECK: # %bb.0: ; CHECK-NEXT: lui a0, 449390 ; CHECK-NEXT: addiw a0, a0, -1171 ; CHECK-NEXT: vsetvli a1, zero, e32,mf2,ta,mu ; CHECK-NEXT: vmulh.vx v25, v8, a0 ; CHECK-NEXT: vrsub.vi v26, v8, 0 ; CHECK-NEXT: vadd.vv v25, v25, v26 ; CHECK-NEXT: vsra.vi v25, v25, 2 ; CHECK-NEXT: vsrl.vi v26, v25, 31 ; CHECK-NEXT: vand.vi v26, v26, -1 ; CHECK-NEXT: vadd.vv v8, v25, v26 ; CHECK-NEXT: ret %head = insertelement undef, i32 -7, i32 0 %splat = shufflevector %head, undef, zeroinitializer %vc = sdiv %va, %splat ret %vc } define @vdiv_vv_nxv2i32( %va, %vb) { ; CHECK-LABEL: vdiv_vv_nxv2i32: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32,m1,ta,mu ; CHECK-NEXT: vdiv.vv v8, v8, v9 ; CHECK-NEXT: ret %vc = sdiv %va, %vb ret %vc } define @vdiv_vx_nxv2i32( %va, i32 signext %b) { ; CHECK-LABEL: vdiv_vx_nxv2i32: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e32,m1,ta,mu ; CHECK-NEXT: vdiv.vx v8, v8, a0 ; CHECK-NEXT: ret %head = insertelement undef, i32 %b, i32 0 %splat = shufflevector %head, undef, zeroinitializer %vc = sdiv %va, %splat ret %vc } define @vdiv_vi_nxv2i32_0( %va) { ; CHECK-LABEL: vdiv_vi_nxv2i32_0: ; CHECK: # %bb.0: ; CHECK-NEXT: lui a0, 449390 ; CHECK-NEXT: addiw a0, a0, -1171 ; CHECK-NEXT: vsetvli a1, zero, e32,m1,ta,mu ; CHECK-NEXT: vmulh.vx v25, v8, a0 ; CHECK-NEXT: vrsub.vi v26, v8, 0 ; CHECK-NEXT: vadd.vv v25, v25, v26 ; CHECK-NEXT: vsra.vi v25, v25, 2 ; CHECK-NEXT: vsrl.vi v26, v25, 31 ; CHECK-NEXT: vand.vi v26, v26, -1 ; CHECK-NEXT: vadd.vv v8, v25, v26 ; CHECK-NEXT: ret %head = insertelement undef, i32 -7, i32 0 %splat = shufflevector %head, undef, zeroinitializer %vc = sdiv %va, %splat ret %vc } define @vdiv_vv_nxv4i32( %va, %vb) { ; CHECK-LABEL: vdiv_vv_nxv4i32: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32,m2,ta,mu ; CHECK-NEXT: vdiv.vv v8, v8, v10 ; CHECK-NEXT: ret %vc = sdiv %va, %vb ret %vc } define @vdiv_vx_nxv4i32( %va, i32 signext %b) { ; CHECK-LABEL: vdiv_vx_nxv4i32: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e32,m2,ta,mu ; CHECK-NEXT: vdiv.vx v8, v8, a0 ; CHECK-NEXT: ret %head = insertelement undef, i32 %b, i32 0 %splat = shufflevector %head, undef, zeroinitializer %vc = sdiv %va, %splat ret %vc } define @vdiv_vi_nxv4i32_0( %va) { ; CHECK-LABEL: vdiv_vi_nxv4i32_0: ; CHECK: # %bb.0: ; CHECK-NEXT: lui a0, 449390 ; CHECK-NEXT: addiw a0, a0, -1171 ; CHECK-NEXT: vsetvli a1, zero, e32,m2,ta,mu ; CHECK-NEXT: vmulh.vx v26, v8, a0 ; CHECK-NEXT: vrsub.vi v28, v8, 0 ; CHECK-NEXT: vadd.vv v26, v26, v28 ; CHECK-NEXT: vsra.vi v26, v26, 2 ; CHECK-NEXT: vsrl.vi v28, v26, 31 ; CHECK-NEXT: vand.vi v28, v28, -1 ; CHECK-NEXT: vadd.vv v8, v26, v28 ; CHECK-NEXT: ret %head = insertelement undef, i32 -7, i32 0 %splat = shufflevector %head, undef, zeroinitializer %vc = sdiv %va, %splat ret %vc } define @vdiv_vv_nxv8i32( %va, %vb) { ; CHECK-LABEL: vdiv_vv_nxv8i32: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32,m4,ta,mu ; CHECK-NEXT: vdiv.vv v8, v8, v12 ; CHECK-NEXT: ret %vc = sdiv %va, %vb ret %vc } define @vdiv_vx_nxv8i32( %va, i32 signext %b) { ; CHECK-LABEL: vdiv_vx_nxv8i32: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e32,m4,ta,mu ; CHECK-NEXT: vdiv.vx v8, v8, a0 ; CHECK-NEXT: ret %head = insertelement undef, i32 %b, i32 0 %splat = shufflevector %head, undef, zeroinitializer %vc = sdiv %va, %splat ret %vc } define @vdiv_vi_nxv8i32_0( %va) { ; CHECK-LABEL: vdiv_vi_nxv8i32_0: ; CHECK: # %bb.0: ; CHECK-NEXT: lui a0, 449390 ; CHECK-NEXT: addiw a0, a0, -1171 ; CHECK-NEXT: vsetvli a1, zero, e32,m4,ta,mu ; CHECK-NEXT: vmulh.vx v28, v8, a0 ; CHECK-NEXT: vrsub.vi v8, v8, 0 ; CHECK-NEXT: vadd.vv v28, v28, v8 ; CHECK-NEXT: vsra.vi v28, v28, 2 ; CHECK-NEXT: vsrl.vi v8, v28, 31 ; CHECK-NEXT: vand.vi v8, v8, -1 ; CHECK-NEXT: vadd.vv v8, v28, v8 ; CHECK-NEXT: ret %head = insertelement undef, i32 -7, i32 0 %splat = shufflevector %head, undef, zeroinitializer %vc = sdiv %va, %splat ret %vc } define @vdiv_vv_nxv16i32( %va, %vb) { ; CHECK-LABEL: vdiv_vv_nxv16i32: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32,m8,ta,mu ; CHECK-NEXT: vdiv.vv v8, v8, v16 ; CHECK-NEXT: ret %vc = sdiv %va, %vb ret %vc } define @vdiv_vx_nxv16i32( %va, i32 signext %b) { ; CHECK-LABEL: vdiv_vx_nxv16i32: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e32,m8,ta,mu ; CHECK-NEXT: vdiv.vx v8, v8, a0 ; CHECK-NEXT: ret %head = insertelement undef, i32 %b, i32 0 %splat = shufflevector %head, undef, zeroinitializer %vc = sdiv %va, %splat ret %vc } define @vdiv_vi_nxv16i32_0( %va) { ; CHECK-LABEL: vdiv_vi_nxv16i32_0: ; CHECK: # %bb.0: ; CHECK-NEXT: lui a0, 449390 ; CHECK-NEXT: addiw a0, a0, -1171 ; CHECK-NEXT: vsetvli a1, zero, e32,m8,ta,mu ; CHECK-NEXT: vmulh.vx v16, v8, a0 ; CHECK-NEXT: vrsub.vi v8, v8, 0 ; CHECK-NEXT: vadd.vv v8, v16, v8 ; CHECK-NEXT: vsra.vi v8, v8, 2 ; CHECK-NEXT: vsrl.vi v16, v8, 31 ; CHECK-NEXT: vand.vi v16, v16, -1 ; CHECK-NEXT: vadd.vv v8, v8, v16 ; CHECK-NEXT: ret %head = insertelement undef, i32 -7, i32 0 %splat = shufflevector %head, undef, zeroinitializer %vc = sdiv %va, %splat ret %vc } define @vdiv_vv_nxv1i64( %va, %vb) { ; CHECK-LABEL: vdiv_vv_nxv1i64: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e64,m1,ta,mu ; CHECK-NEXT: vdiv.vv v8, v8, v9 ; CHECK-NEXT: ret %vc = sdiv %va, %vb ret %vc } define @vdiv_vx_nxv1i64( %va, i64 %b) { ; CHECK-LABEL: vdiv_vx_nxv1i64: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e64,m1,ta,mu ; CHECK-NEXT: vdiv.vx v8, v8, a0 ; CHECK-NEXT: ret %head = insertelement undef, i64 %b, i32 0 %splat = shufflevector %head, undef, zeroinitializer %vc = sdiv %va, %splat ret %vc } define @vdiv_vi_nxv1i64_0( %va) { ; CHECK-LABEL: vdiv_vi_nxv1i64_0: ; CHECK: # %bb.0: ; CHECK-NEXT: lui a0, 1029851 ; CHECK-NEXT: addiw a0, a0, 1755 ; CHECK-NEXT: slli a0, a0, 12 ; CHECK-NEXT: addi a0, a0, 1755 ; CHECK-NEXT: slli a0, a0, 12 ; CHECK-NEXT: addi a0, a0, 1755 ; CHECK-NEXT: slli a0, a0, 12 ; CHECK-NEXT: addi a0, a0, 1755 ; CHECK-NEXT: vsetvli a1, zero, e64,m1,ta,mu ; CHECK-NEXT: vmulh.vx v25, v8, a0 ; CHECK-NEXT: vadd.vi v25, v25, 0 ; CHECK-NEXT: vsra.vi v26, v25, 1 ; CHECK-NEXT: addi a0, zero, 63 ; CHECK-NEXT: vsrl.vx v25, v25, a0 ; CHECK-NEXT: vand.vi v25, v25, -1 ; CHECK-NEXT: vadd.vv v8, v26, v25 ; CHECK-NEXT: ret %head = insertelement undef, i64 -7, i32 0 %splat = shufflevector %head, undef, zeroinitializer %vc = sdiv %va, %splat ret %vc } define @vdiv_vv_nxv2i64( %va, %vb) { ; CHECK-LABEL: vdiv_vv_nxv2i64: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e64,m2,ta,mu ; CHECK-NEXT: vdiv.vv v8, v8, v10 ; CHECK-NEXT: ret %vc = sdiv %va, %vb ret %vc } define @vdiv_vx_nxv2i64( %va, i64 %b) { ; CHECK-LABEL: vdiv_vx_nxv2i64: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e64,m2,ta,mu ; CHECK-NEXT: vdiv.vx v8, v8, a0 ; CHECK-NEXT: ret %head = insertelement undef, i64 %b, i32 0 %splat = shufflevector %head, undef, zeroinitializer %vc = sdiv %va, %splat ret %vc } define @vdiv_vi_nxv2i64_0( %va) { ; CHECK-LABEL: vdiv_vi_nxv2i64_0: ; CHECK: # %bb.0: ; CHECK-NEXT: lui a0, 1029851 ; CHECK-NEXT: addiw a0, a0, 1755 ; CHECK-NEXT: slli a0, a0, 12 ; CHECK-NEXT: addi a0, a0, 1755 ; CHECK-NEXT: slli a0, a0, 12 ; CHECK-NEXT: addi a0, a0, 1755 ; CHECK-NEXT: slli a0, a0, 12 ; CHECK-NEXT: addi a0, a0, 1755 ; CHECK-NEXT: vsetvli a1, zero, e64,m2,ta,mu ; CHECK-NEXT: vmulh.vx v26, v8, a0 ; CHECK-NEXT: vadd.vi v26, v26, 0 ; CHECK-NEXT: vsra.vi v28, v26, 1 ; CHECK-NEXT: addi a0, zero, 63 ; CHECK-NEXT: vsrl.vx v26, v26, a0 ; CHECK-NEXT: vand.vi v26, v26, -1 ; CHECK-NEXT: vadd.vv v8, v28, v26 ; CHECK-NEXT: ret %head = insertelement undef, i64 -7, i32 0 %splat = shufflevector %head, undef, zeroinitializer %vc = sdiv %va, %splat ret %vc } define @vdiv_vv_nxv4i64( %va, %vb) { ; CHECK-LABEL: vdiv_vv_nxv4i64: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e64,m4,ta,mu ; CHECK-NEXT: vdiv.vv v8, v8, v12 ; CHECK-NEXT: ret %vc = sdiv %va, %vb ret %vc } define @vdiv_vx_nxv4i64( %va, i64 %b) { ; CHECK-LABEL: vdiv_vx_nxv4i64: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e64,m4,ta,mu ; CHECK-NEXT: vdiv.vx v8, v8, a0 ; CHECK-NEXT: ret %head = insertelement undef, i64 %b, i32 0 %splat = shufflevector %head, undef, zeroinitializer %vc = sdiv %va, %splat ret %vc } define @vdiv_vi_nxv4i64_0( %va) { ; CHECK-LABEL: vdiv_vi_nxv4i64_0: ; CHECK: # %bb.0: ; CHECK-NEXT: lui a0, 1029851 ; CHECK-NEXT: addiw a0, a0, 1755 ; CHECK-NEXT: slli a0, a0, 12 ; CHECK-NEXT: addi a0, a0, 1755 ; CHECK-NEXT: slli a0, a0, 12 ; CHECK-NEXT: addi a0, a0, 1755 ; CHECK-NEXT: slli a0, a0, 12 ; CHECK-NEXT: addi a0, a0, 1755 ; CHECK-NEXT: vsetvli a1, zero, e64,m4,ta,mu ; CHECK-NEXT: vmulh.vx v28, v8, a0 ; CHECK-NEXT: vadd.vi v28, v28, 0 ; CHECK-NEXT: vsra.vi v8, v28, 1 ; CHECK-NEXT: addi a0, zero, 63 ; CHECK-NEXT: vsrl.vx v28, v28, a0 ; CHECK-NEXT: vand.vi v28, v28, -1 ; CHECK-NEXT: vadd.vv v8, v8, v28 ; CHECK-NEXT: ret %head = insertelement undef, i64 -7, i32 0 %splat = shufflevector %head, undef, zeroinitializer %vc = sdiv %va, %splat ret %vc } define @vdiv_vv_nxv8i64( %va, %vb) { ; CHECK-LABEL: vdiv_vv_nxv8i64: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e64,m8,ta,mu ; CHECK-NEXT: vdiv.vv v8, v8, v16 ; CHECK-NEXT: ret %vc = sdiv %va, %vb ret %vc } define @vdiv_vx_nxv8i64( %va, i64 %b) { ; CHECK-LABEL: vdiv_vx_nxv8i64: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e64,m8,ta,mu ; CHECK-NEXT: vdiv.vx v8, v8, a0 ; CHECK-NEXT: ret %head = insertelement undef, i64 %b, i32 0 %splat = shufflevector %head, undef, zeroinitializer %vc = sdiv %va, %splat ret %vc } define @vdiv_vi_nxv8i64_0( %va) { ; CHECK-LABEL: vdiv_vi_nxv8i64_0: ; CHECK: # %bb.0: ; CHECK-NEXT: lui a0, 1029851 ; CHECK-NEXT: addiw a0, a0, 1755 ; CHECK-NEXT: slli a0, a0, 12 ; CHECK-NEXT: addi a0, a0, 1755 ; CHECK-NEXT: slli a0, a0, 12 ; CHECK-NEXT: addi a0, a0, 1755 ; CHECK-NEXT: slli a0, a0, 12 ; CHECK-NEXT: addi a0, a0, 1755 ; CHECK-NEXT: vsetvli a1, zero, e64,m8,ta,mu ; CHECK-NEXT: vmulh.vx v8, v8, a0 ; CHECK-NEXT: vadd.vi v8, v8, 0 ; CHECK-NEXT: vsra.vi v16, v8, 1 ; CHECK-NEXT: addi a0, zero, 63 ; CHECK-NEXT: vsrl.vx v8, v8, a0 ; CHECK-NEXT: vand.vi v8, v8, -1 ; CHECK-NEXT: vadd.vv v8, v16, v8 ; CHECK-NEXT: ret %head = insertelement undef, i64 -7, i32 0 %splat = shufflevector %head, undef, zeroinitializer %vc = sdiv %va, %splat ret %vc }