; RUN: llc -mtriple=aarch64-linux-gnu -mattr=+sve < %s 2>%t | FileCheck %s ; RUN: FileCheck --check-prefix=WARN --allow-empty %s <%t ; If this check fails please read test/CodeGen/AArch64/README for instructions on how to resolve it. ; WARN-NOT: warning ; ; LD1B, LD1W, LD1H, LD1D: vector base + immediate offset (index) ; e.g. ld1h { z0.s }, p0/z, [z0.s, #16] ; ; LD1B define @gld1b_s_imm_offset( %pg, %base) { ; CHECK-LABEL: gld1b_s_imm_offset: ; CHECK: ld1b { z0.s }, p0/z, [z0.s, #16] ; CHECK-NEXT: ret %load = call @llvm.aarch64.sve.ld1.gather.scalar.offset.nxv4i8.nxv4i32( %pg, %base, i64 16) %res = zext %load to ret %res } define @gld1b_d_imm_offset( %pg, %base) { ; CHECK-LABEL: gld1b_d_imm_offset: ; CHECK: ld1b { z0.d }, p0/z, [z0.d, #16] ; CHECK-NEXT: ret %load = call @llvm.aarch64.sve.ld1.gather.scalar.offset.nxv2i8.nxv2i64( %pg, %base, i64 16) %res = zext %load to ret %res } ; LD1H define @gld1h_s_imm_offset( %pg, %base) { ; CHECK-LABEL: gld1h_s_imm_offset: ; CHECK: ld1h { z0.s }, p0/z, [z0.s, #16] ; CHECK-NEXT: ret %load = call @llvm.aarch64.sve.ld1.gather.scalar.offset.nxv4i16.nxv4i32( %pg, %base, i64 16) %res = zext %load to ret %res } define @gld1h_d_imm_offset( %pg, %base) { ; CHECK-LABEL: gld1h_d_imm_offset: ; CHECK: ld1h { z0.d }, p0/z, [z0.d, #16] ; CHECK-NEXT: ret %load = call @llvm.aarch64.sve.ld1.gather.scalar.offset.nxv2i16.nxv2i64( %pg, %base, i64 16) %res = zext %load to ret %res } ; LD1W define @gld1w_s_imm_offset( %pg, %base) { ; CHECK-LABEL: gld1w_s_imm_offset: ; CHECK: ld1w { z0.s }, p0/z, [z0.s, #16] ; CHECK-NEXT: ret %load = call @llvm.aarch64.sve.ld1.gather.scalar.offset.nxv4i32.nxv4i32( %pg, %base, i64 16) ret %load } define @gld1w_d_imm_offset( %pg, %base) { ; CHECK-LABEL: gld1w_d_imm_offset: ; CHECK: ld1w { z0.d }, p0/z, [z0.d, #16] ; CHECK-NEXT: ret %load = call @llvm.aarch64.sve.ld1.gather.scalar.offset.nxv2i32.nxv2i64( %pg, %base, i64 16) %res = zext %load to ret %res } define @gld1w_s_imm_offset_float( %pg, %base) { ; CHECK-LABEL: gld1w_s_imm_offset_float: ; CHECK: ld1w { z0.s }, p0/z, [z0.s, #16] ; CHECK-NEXT: ret %load = call @llvm.aarch64.sve.ld1.gather.scalar.offset.nxv4f32.nxv4i32( %pg, %base, i64 16) ret %load } ; LD1D define @gld1d_d_imm_offset( %pg, %base) { ; CHECK-LABEL: gld1d_d_imm_offset: ; CHECK: ld1d { z0.d }, p0/z, [z0.d, #16] ; CHECK-NEXT: ret %load = call @llvm.aarch64.sve.ld1.gather.scalar.offset.nxv2i64.nxv2i64( %pg, %base, i64 16) ret %load } define @gld1d_d_imm_offset_double( %pg, %base) { ; CHECK-LABEL: gld1d_d_imm_offset_double: ; CHECK: ld1d { z0.d }, p0/z, [z0.d, #16] ; CHECK-NEXT: ret %load = call @llvm.aarch64.sve.ld1.gather.scalar.offset.nxv2f64.nxv2i64( %pg, %base, i64 16) ret %load } ; ; LD1SB, LD1SW, LD1SH: vector base + immediate offset (index) ; e.g. ld1sh { z0.s }, p0/z, [z0.s, #16] ; ; LD1SB define @gld1sb_s_imm_offset( %pg, %base) { ; CHECK-LABEL: gld1sb_s_imm_offset: ; CHECK: ld1sb { z0.s }, p0/z, [z0.s, #16] ; CHECK-NEXT: ret %load = call @llvm.aarch64.sve.ld1.gather.scalar.offset.nxv4i8.nxv4i32( %pg, %base, i64 16) %res = sext %load to ret %res } define @gld1sb_d_imm_offset( %pg, %base) { ; CHECK-LABEL: gld1sb_d_imm_offset: ; CHECK: ld1sb { z0.d }, p0/z, [z0.d, #16] ; CHECK-NEXT: ret %load = call @llvm.aarch64.sve.ld1.gather.scalar.offset.nxv2i8.nxv2i64( %pg, %base, i64 16) %res = sext %load to ret %res } ; LD1SH define @gld1sh_s_imm_offset( %pg, %base) { ; CHECK-LABEL: gld1sh_s_imm_offset: ; CHECK: ld1sh { z0.s }, p0/z, [z0.s, #16] ; CHECK-NEXT: ret %load = call @llvm.aarch64.sve.ld1.gather.scalar.offset.nxv4i16.nxv4i32( %pg, %base, i64 16) %res = sext %load to ret %res } define @gld1sh_d_imm_offset( %pg, %base) { ; CHECK-LABEL: gld1sh_d_imm_offset: ; CHECK: ld1sh { z0.d }, p0/z, [z0.d, #16] ; CHECK-NEXT: ret %load = call @llvm.aarch64.sve.ld1.gather.scalar.offset.nxv2i16.nxv2i64( %pg, %base, i64 16) %res = sext %load to ret %res } ; LD1SW define @gld1sw_d_imm_offset( %pg, %base) { ; CHECK-LABEL: gld1sw_d_imm_offset: ; CHECK: ld1sw { z0.d }, p0/z, [z0.d, #16] ; CHECK-NEXT: ret %load = call @llvm.aarch64.sve.ld1.gather.scalar.offset.nxv2i32.nxv2i64( %pg, %base, i64 16) %res = sext %load to ret %res } ; ; LD1B, LD1W, LD1H, LD1D: vector base + out of range immediate offset ; e.g. ld1b { z0.d }, p0/z, [x0, z0.d] ; ; LD1B define @gld1b_s_imm_offset_out_of_range( %pg, %base) { ; CHECK-LABEL: gld1b_s_imm_offset_out_of_range: ; CHECK: mov w8, #32 ; CHECK-NEXT: ld1b { z0.s }, p0/z, [x8, z0.s, uxtw] ; CHECK-NEXT: ret %load = call @llvm.aarch64.sve.ld1.gather.scalar.offset.nxv4i8.nxv4i32( %pg, %base, i64 32) %res = zext %load to ret %res } define @gld1b_d_imm_offset_out_of_range( %pg, %base) { ; CHECK-LABEL: gld1b_d_imm_offset_out_of_range: ; CHECK: mov w8, #32 ; CHECK-NEXT: ld1b { z0.d }, p0/z, [x8, z0.d] ; CHECK-NEXT: ret %load = call @llvm.aarch64.sve.ld1.gather.scalar.offset.nxv2i8.nxv2i64( %pg, %base, i64 32) %res = zext %load to ret %res } ; LD1H define @gld1h_s_imm_offset_out_of_range( %pg, %base) { ; CHECK-LABEL: gld1h_s_imm_offset_out_of_range: ; CHECK: mov w8, #63 ; CHECK-NEXT: ld1h { z0.s }, p0/z, [x8, z0.s, uxtw] ; CHECK-NEXT: ret %load = call @llvm.aarch64.sve.ld1.gather.scalar.offset.nxv4i16.nxv4i32( %pg, %base, i64 63) %res = zext %load to ret %res } define @gld1h_d_imm_offset_out_of_range( %pg, %base) { ; CHECK-LABEL: gld1h_d_imm_offset_out_of_range: ; CHECK: mov w8, #63 ; CHECK-NEXT: ld1h { z0.d }, p0/z, [x8, z0.d] ; CHECK-NEXT: ret %load = call @llvm.aarch64.sve.ld1.gather.scalar.offset.nxv2i16.nxv2i64( %pg, %base, i64 63) %res = zext %load to ret %res } ; LD1W define @gld1w_s_imm_offset_out_of_range( %pg, %base) { ; CHECK-LABEL: gld1w_s_imm_offset_out_of_range: ; CHECK: mov w8, #125 ; CHECK-NEXT: ld1w { z0.s }, p0/z, [x8, z0.s, uxtw] ; CHECK-NEXT: ret %load = call @llvm.aarch64.sve.ld1.gather.scalar.offset.nxv4i32.nxv4i32( %pg, %base, i64 125) ret %load } define @gld1w_d_imm_offset_out_of_range( %pg, %base) { ; CHECK-LABEL: gld1w_d_imm_offset_out_of_range: ; CHECK: mov w8, #125 ; CHECK-NEXT: ld1w { z0.d }, p0/z, [x8, z0.d] ; CHECK-NEXT: ret %load = call @llvm.aarch64.sve.ld1.gather.scalar.offset.nxv2i32.nxv2i64( %pg, %base, i64 125) %res = zext %load to ret %res } define @gld1w_s_imm_offset_out_of_range_float( %pg, %base) { ; CHECK-LABEL: gld1w_s_imm_offset_out_of_range_float: ; CHECK: mov w8, #125 ; CHECK-NEXT: ld1w { z0.s }, p0/z, [x8, z0.s, uxtw] ; CHECK-NEXT: ret %load = call @llvm.aarch64.sve.ld1.gather.scalar.offset.nxv4f32.nxv4i32( %pg, %base, i64 125) ret %load } ; LD1D define @gld1d_d_imm_offset_out_of_range( %pg, %base) { ; CHECK-LABEL: gld1d_d_imm_offset_out_of_range: ; CHECK: mov w8, #249 ; CHECK-NEXT: ld1d { z0.d }, p0/z, [x8, z0.d] ; CHECK-NEXT: ret %load = call @llvm.aarch64.sve.ld1.gather.scalar.offset.nxv2i64.nxv2i64( %pg, %base, i64 249) ret %load } define @gld1d_d_imm_offset_out_of_range_double( %pg, %base) { ; CHECK-LABEL: gld1d_d_imm_offset_out_of_range_double: ; CHECK: mov w8, #249 ; CHECK-NEXT: ld1d { z0.d }, p0/z, [x8, z0.d] ; CHECK-NEXT: ret %load = call @llvm.aarch64.sve.ld1.gather.scalar.offset.nxv2f64.nxv2i64( %pg, %base, i64 249) ret %load } ; ; LD1SB, LD1SW, LD1SH: vector base + out of range immediate offset ; e.g. ld1sb { z0.s }, p0/z, [x8, z0.s, uxtw] ; ; LD1SB define @gld1sb_s_imm_offset_out_of_range( %pg, %base) { ; CHECK-LABEL: gld1sb_s_imm_offset_out_of_range: ; CHECK: mov w8, #32 ; CHECK-NEXT: ld1sb { z0.s }, p0/z, [x8, z0.s, uxtw] ; CHECK-NEXT: ret %load = call @llvm.aarch64.sve.ld1.gather.scalar.offset.nxv4i8.nxv4i32( %pg, %base, i64 32) %res = sext %load to ret %res } define @gld1sb_d_imm_offset_out_of_range( %pg, %base) { ; CHECK-LABEL: gld1sb_d_imm_offset_out_of_range: ; CHECK: mov w8, #32 ; CHECK-NEXT: ld1sb { z0.d }, p0/z, [x8, z0.d] ; CHECK-NEXT: ret %load = call @llvm.aarch64.sve.ld1.gather.scalar.offset.nxv2i8.nxv2i64( %pg, %base, i64 32) %res = sext %load to ret %res } ; LD1SH define @gld1sh_s_imm_offset_out_of_range( %pg, %base) { ; CHECK-LABEL: gld1sh_s_imm_offset_out_of_range: ; CHECK: mov w8, #63 ; CHECK-NEXT: ld1sh { z0.s }, p0/z, [x8, z0.s, uxtw] ; CHECK-NEXT: ret %load = call @llvm.aarch64.sve.ld1.gather.scalar.offset.nxv4i16.nxv4i32( %pg, %base, i64 63) %res = sext %load to ret %res } define @gld1sh_d_imm_offset_out_of_range( %pg, %base) { ; CHECK-LABEL: gld1sh_d_imm_offset_out_of_range: ; CHECK: mov w8, #63 ; CHECK-NEXT: ld1sh { z0.d }, p0/z, [x8, z0.d] ; CHECK-NEXT: ret %load = call @llvm.aarch64.sve.ld1.gather.scalar.offset.nxv2i16.nxv2i64( %pg, %base, i64 63) %res = sext %load to ret %res } ; LD1SW define @gld1sw_d_imm_offset_out_of_range( %pg, %base) { ; CHECK-LABEL: gld1sw_d_imm_offset_out_of_range: ; CHECK: mov w8, #125 ; CHECK-NEXT: ld1sw { z0.d }, p0/z, [x8, z0.d] ; CHECK-NEXT: ret %load = call @llvm.aarch64.sve.ld1.gather.scalar.offset.nxv2i32.nxv2i64( %pg, %base, i64 125) %res = sext %load to ret %res } ; LD1B/LD1SB declare @llvm.aarch64.sve.ld1.gather.scalar.offset.nxv4i8.nxv4i32(, , i64) declare @llvm.aarch64.sve.ld1.gather.scalar.offset.nxv2i8.nxv2i64(, , i64) ; LD1H/LD1SH declare @llvm.aarch64.sve.ld1.gather.scalar.offset.nxv4i16.nxv4i32(, , i64) declare @llvm.aarch64.sve.ld1.gather.scalar.offset.nxv2i16.nxv2i64(, , i64) ; LD1W/LD1SW declare @llvm.aarch64.sve.ld1.gather.scalar.offset.nxv4i32.nxv4i32(, , i64) declare @llvm.aarch64.sve.ld1.gather.scalar.offset.nxv2i32.nxv2i64(, , i64) declare @llvm.aarch64.sve.ld1.gather.scalar.offset.nxv4f32.nxv4i32(, , i64) ; LD1D declare @llvm.aarch64.sve.ld1.gather.scalar.offset.nxv2i64.nxv2i64(, , i64) declare @llvm.aarch64.sve.ld1.gather.scalar.offset.nxv2f64.nxv2i64(, , i64)