// RUN: not llvm-mc -triple=aarch64 -show-encoding -mattr=+sve2 2>&1 < %s| FileCheck %s // ------------------------------------------------------------------------- // // z register out of range for index umullb z0.s, z1.h, z8.h[0] // CHECK: [[@LINE-1]]:{{[0-9]+}}: error: invalid operand for instruction // CHECK-NEXT: umullb z0.s, z1.h, z8.h[0] // CHECK-NOT: [[@LINE-1]]:{{[0-9]+}}: umullb z0.d, z1.s, z16.s[0] // CHECK: [[@LINE-1]]:{{[0-9]+}}: error: invalid operand for instruction // CHECK-NEXT: umullb z0.d, z1.s, z16.s[0] // CHECK-NOT: [[@LINE-1]]:{{[0-9]+}}: // ------------------------------------------------------------------------- // // Index out of bounds umullb z0.s, z1.h, z7.h[-1] // CHECK: [[@LINE-1]]:{{[0-9]+}}: error: vector lane must be an integer in range [0, 7]. // CHECK-NEXT: umullb z0.s, z1.h, z7.h[-1] // CHECK-NOT: [[@LINE-1]]:{{[0-9]+}}: umullb z0.s, z1.h, z7.h[8] // CHECK: [[@LINE-1]]:{{[0-9]+}}: error: vector lane must be an integer in range [0, 7]. // CHECK-NEXT: umullb z0.s, z1.h, z7.h[8] // CHECK-NOT: [[@LINE-1]]:{{[0-9]+}}: umullb z0.d, z1.s, z15.s[-1] // CHECK: [[@LINE-1]]:{{[0-9]+}}: error: vector lane must be an integer in range [0, 3]. // CHECK-NEXT: umullb z0.d, z1.s, z15.s[-1] // CHECK-NOT: [[@LINE-1]]:{{[0-9]+}}: umullb z0.d, z1.s, z15.s[4] // CHECK: [[@LINE-1]]:{{[0-9]+}}: error: vector lane must be an integer in range [0, 3]. // CHECK-NEXT: umullb z0.d, z1.s, z15.s[4] // CHECK-NOT: [[@LINE-1]]:{{[0-9]+}}: // ------------------------------------------------------------------------- // // Invalid element width umullb z0.b, z0.b, z0.b // CHECK: [[@LINE-1]]:{{[0-9]+}}: error: invalid element width // CHECK-NEXT: umullb z0.b, z0.b, z0.b // CHECK-NOT: [[@LINE-1]]:{{[0-9]+}}: umullb z0.h, z0.h, z0.h // CHECK: [[@LINE-1]]:{{[0-9]+}}: error: invalid element width // CHECK-NEXT: umullb z0.h, z0.h, z0.h // CHECK-NOT: [[@LINE-1]]:{{[0-9]+}}: umullb z0.s, z0.s, z0.s // CHECK: [[@LINE-1]]:{{[0-9]+}}: error: invalid element width // CHECK-NEXT: umullb z0.s, z0.s, z0.s // CHECK-NOT: [[@LINE-1]]:{{[0-9]+}}: umullb z0.d, z0.d, z0.d // CHECK: [[@LINE-1]]:{{[0-9]+}}: error: invalid element width // CHECK-NEXT: umullb z0.d, z0.d, z0.d // CHECK-NOT: [[@LINE-1]]:{{[0-9]+}}: umullb z0.s, z1.b, z2.b[0] // CHECK: [[@LINE-1]]:{{[0-9]+}}: error: invalid element width // CHECK-NEXT: umullb z0.s, z1.b, z2.b[0] // CHECK-NOT: [[@LINE-1]]:{{[0-9]+}}: umullb z0.s, z1.s, z2.s[0] // CHECK: [[@LINE-1]]:{{[0-9]+}}: error: invalid element width // CHECK-NEXT: umullb z0.s, z1.s, z2.s[0] // CHECK-NOT: [[@LINE-1]]:{{[0-9]+}}: umullb z0.s, z1.d, z2.d[0] // CHECK: [[@LINE-1]]:{{[0-9]+}}: error: invalid element width // CHECK-NEXT: umullb z0.s, z1.d, z2.d[0] // CHECK-NOT: [[@LINE-1]]:{{[0-9]+}}: umullb z0.d, z1.b, z2.b[0] // CHECK: [[@LINE-1]]:{{[0-9]+}}: error: invalid element width // CHECK-NEXT: umullb z0.d, z1.b, z2.b[0] // CHECK-NOT: [[@LINE-1]]:{{[0-9]+}}: umullb z0.d, z1.h, z2.h[0] // CHECK: [[@LINE-1]]:{{[0-9]+}}: error: invalid element width // CHECK-NEXT: umullb z0.d, z1.h, z2.h[0] // CHECK-NOT: [[@LINE-1]]:{{[0-9]+}}: umullb z0.d, z1.d, z2.d[0] // CHECK: [[@LINE-1]]:{{[0-9]+}}: error: invalid element width // CHECK-NEXT: umullb z0.d, z1.d, z2.d[0] // CHECK-NOT: [[@LINE-1]]:{{[0-9]+}}: // --------------------------------------------------------------------------// // Negative tests for instructions that are incompatible with movprfx movprfx z31.d, p0/z, z6.d umullb z31.d, z31.s, z15.s[1] // CHECK: [[@LINE-1]]:{{[0-9]+}}: error: instruction is unpredictable when following a movprfx, suggest replacing movprfx with mov // CHECK-NEXT: umullb z31.d, z31.s, z15.s[1] // CHECK-NOT: [[@LINE-1]]:{{[0-9]+}}: movprfx z31, z6 umullb z31.d, z31.s, z15.s[1] // CHECK: [[@LINE-1]]:{{[0-9]+}}: error: instruction is unpredictable when following a movprfx, suggest replacing movprfx with mov // CHECK-NEXT: umullb z31.d, z31.s, z15.s[1] // CHECK-NOT: [[@LINE-1]]:{{[0-9]+}}: