; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py ; RUN: llc -mtriple=riscv32 -mattr=+experimental-v -verify-machineinstrs \ ; RUN: --riscv-no-aliases < %s | FileCheck %s declare @llvm.riscv.vwredsumu.nxv4i16.nxv1i8( , , , i32); define @intrinsic_vwredsumu_vs_nxv4i16_nxv1i8_nxv4i16( %0, %1, %2, i32 %3) nounwind { ; CHECK-LABEL: intrinsic_vwredsumu_vs_nxv4i16_nxv1i8_nxv4i16: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a0, a0, e8,mf8,ta,mu ; CHECK-NEXT: vwredsumu.vs v8, v9, v10 ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vwredsumu.nxv4i16.nxv1i8( %0, %1, %2, i32 %3) ret %a } declare @llvm.riscv.vwredsumu.mask.nxv4i16.nxv1i8.nxv4i16( , , , , i32); define @intrinsic_vwredsumu_mask_vs_nxv4i16_nxv1i8_nxv4i16( %0, %1, %2, %3, i32 %4) nounwind { ; CHECK-LABEL: intrinsic_vwredsumu_mask_vs_nxv4i16_nxv1i8_nxv4i16: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a0, a0, e8,mf8,ta,mu ; CHECK-NEXT: vwredsumu.vs v8, v9, v10, v0.t ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vwredsumu.mask.nxv4i16.nxv1i8.nxv4i16( %0, %1, %2, %3, i32 %4) ret %a } declare @llvm.riscv.vwredsumu.nxv4i16.nxv2i8( , , , i32); define @intrinsic_vwredsumu_vs_nxv4i16_nxv2i8_nxv4i16( %0, %1, %2, i32 %3) nounwind { ; CHECK-LABEL: intrinsic_vwredsumu_vs_nxv4i16_nxv2i8_nxv4i16: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a0, a0, e8,mf4,ta,mu ; CHECK-NEXT: vwredsumu.vs v8, v9, v10 ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vwredsumu.nxv4i16.nxv2i8( %0, %1, %2, i32 %3) ret %a } declare @llvm.riscv.vwredsumu.mask.nxv4i16.nxv2i8.nxv4i16( , , , , i32); define @intrinsic_vwredsumu_mask_vs_nxv4i16_nxv2i8_nxv4i16( %0, %1, %2, %3, i32 %4) nounwind { ; CHECK-LABEL: intrinsic_vwredsumu_mask_vs_nxv4i16_nxv2i8_nxv4i16: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a0, a0, e8,mf4,ta,mu ; CHECK-NEXT: vwredsumu.vs v8, v9, v10, v0.t ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vwredsumu.mask.nxv4i16.nxv2i8.nxv4i16( %0, %1, %2, %3, i32 %4) ret %a } declare @llvm.riscv.vwredsumu.nxv4i16.nxv4i8( , , , i32); define @intrinsic_vwredsumu_vs_nxv4i16_nxv4i8_nxv4i16( %0, %1, %2, i32 %3) nounwind { ; CHECK-LABEL: intrinsic_vwredsumu_vs_nxv4i16_nxv4i8_nxv4i16: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a0, a0, e8,mf2,ta,mu ; CHECK-NEXT: vwredsumu.vs v8, v9, v10 ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vwredsumu.nxv4i16.nxv4i8( %0, %1, %2, i32 %3) ret %a } declare @llvm.riscv.vwredsumu.mask.nxv4i16.nxv4i8.nxv4i16( , , , , i32); define @intrinsic_vwredsumu_mask_vs_nxv4i16_nxv4i8_nxv4i16( %0, %1, %2, %3, i32 %4) nounwind { ; CHECK-LABEL: intrinsic_vwredsumu_mask_vs_nxv4i16_nxv4i8_nxv4i16: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a0, a0, e8,mf2,ta,mu ; CHECK-NEXT: vwredsumu.vs v8, v9, v10, v0.t ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vwredsumu.mask.nxv4i16.nxv4i8.nxv4i16( %0, %1, %2, %3, i32 %4) ret %a } declare @llvm.riscv.vwredsumu.nxv4i16.nxv8i8( , , , i32); define @intrinsic_vwredsumu_vs_nxv4i16_nxv8i8_nxv4i16( %0, %1, %2, i32 %3) nounwind { ; CHECK-LABEL: intrinsic_vwredsumu_vs_nxv4i16_nxv8i8_nxv4i16: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a0, a0, e8,m1,ta,mu ; CHECK-NEXT: vwredsumu.vs v8, v9, v10 ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vwredsumu.nxv4i16.nxv8i8( %0, %1, %2, i32 %3) ret %a } declare @llvm.riscv.vwredsumu.mask.nxv4i16.nxv8i8.nxv4i16( , , , , i32); define @intrinsic_vwredsumu_mask_vs_nxv4i16_nxv8i8_nxv4i16( %0, %1, %2, %3, i32 %4) nounwind { ; CHECK-LABEL: intrinsic_vwredsumu_mask_vs_nxv4i16_nxv8i8_nxv4i16: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a0, a0, e8,m1,ta,mu ; CHECK-NEXT: vwredsumu.vs v8, v9, v10, v0.t ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vwredsumu.mask.nxv4i16.nxv8i8.nxv4i16( %0, %1, %2, %3, i32 %4) ret %a } declare @llvm.riscv.vwredsumu.nxv4i16.nxv16i8( , , , i32); define @intrinsic_vwredsumu_vs_nxv4i16_nxv16i8_nxv4i16( %0, %1, %2, i32 %3) nounwind { ; CHECK-LABEL: intrinsic_vwredsumu_vs_nxv4i16_nxv16i8_nxv4i16: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a0, a0, e8,m2,ta,mu ; CHECK-NEXT: vwredsumu.vs v8, v10, v9 ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vwredsumu.nxv4i16.nxv16i8( %0, %1, %2, i32 %3) ret %a } declare @llvm.riscv.vwredsumu.mask.nxv4i16.nxv16i8.nxv4i16( , , , , i32); define @intrinsic_vwredsumu_mask_vs_nxv4i16_nxv16i8_nxv4i16( %0, %1, %2, %3, i32 %4) nounwind { ; CHECK-LABEL: intrinsic_vwredsumu_mask_vs_nxv4i16_nxv16i8_nxv4i16: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a0, a0, e8,m2,ta,mu ; CHECK-NEXT: vwredsumu.vs v8, v10, v9, v0.t ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vwredsumu.mask.nxv4i16.nxv16i8.nxv4i16( %0, %1, %2, %3, i32 %4) ret %a } declare @llvm.riscv.vwredsumu.nxv4i16.nxv32i8( , , , i32); define @intrinsic_vwredsumu_vs_nxv4i16_nxv32i8_nxv4i16( %0, %1, %2, i32 %3) nounwind { ; CHECK-LABEL: intrinsic_vwredsumu_vs_nxv4i16_nxv32i8_nxv4i16: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a0, a0, e8,m4,ta,mu ; CHECK-NEXT: vwredsumu.vs v8, v12, v9 ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vwredsumu.nxv4i16.nxv32i8( %0, %1, %2, i32 %3) ret %a } declare @llvm.riscv.vwredsumu.mask.nxv4i16.nxv32i8.nxv4i16( , , , , i32); define @intrinsic_vwredsumu_mask_vs_nxv4i16_nxv32i8_nxv4i16( %0, %1, %2, %3, i32 %4) nounwind { ; CHECK-LABEL: intrinsic_vwredsumu_mask_vs_nxv4i16_nxv32i8_nxv4i16: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a0, a0, e8,m4,ta,mu ; CHECK-NEXT: vwredsumu.vs v8, v12, v9, v0.t ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vwredsumu.mask.nxv4i16.nxv32i8.nxv4i16( %0, %1, %2, %3, i32 %4) ret %a } declare @llvm.riscv.vwredsumu.nxv4i16.nxv64i8( , , , i32); define @intrinsic_vwredsumu_vs_nxv4i16_nxv64i8_nxv4i16( %0, %1, %2, i32 %3) nounwind { ; CHECK-LABEL: intrinsic_vwredsumu_vs_nxv4i16_nxv64i8_nxv4i16: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a0, a0, e8,m8,ta,mu ; CHECK-NEXT: vwredsumu.vs v8, v16, v9 ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vwredsumu.nxv4i16.nxv64i8( %0, %1, %2, i32 %3) ret %a } declare @llvm.riscv.vwredsumu.mask.nxv4i16.nxv64i8.nxv4i16( , , , , i32); define @intrinsic_vwredsumu_mask_vs_nxv4i16_nxv64i8_nxv4i16( %0, %1, %2, %3, i32 %4) nounwind { ; CHECK-LABEL: intrinsic_vwredsumu_mask_vs_nxv4i16_nxv64i8_nxv4i16: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a0, a0, e8,m8,ta,mu ; CHECK-NEXT: vwredsumu.vs v8, v16, v9, v0.t ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vwredsumu.mask.nxv4i16.nxv64i8.nxv4i16( %0, %1, %2, %3, i32 %4) ret %a } declare @llvm.riscv.vwredsumu.nxv2i32.nxv1i16( , , , i32); define @intrinsic_vwredsumu_vs_nxv2i32_nxv1i16_nxv2i32( %0, %1, %2, i32 %3) nounwind { ; CHECK-LABEL: intrinsic_vwredsumu_vs_nxv2i32_nxv1i16_nxv2i32: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a0, a0, e16,mf4,ta,mu ; CHECK-NEXT: vwredsumu.vs v8, v9, v10 ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vwredsumu.nxv2i32.nxv1i16( %0, %1, %2, i32 %3) ret %a } declare @llvm.riscv.vwredsumu.mask.nxv2i32.nxv1i16.nxv2i32( , , , , i32); define @intrinsic_vwredsumu_mask_vs_nxv2i32_nxv1i16_nxv2i32( %0, %1, %2, %3, i32 %4) nounwind { ; CHECK-LABEL: intrinsic_vwredsumu_mask_vs_nxv2i32_nxv1i16_nxv2i32: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a0, a0, e16,mf4,ta,mu ; CHECK-NEXT: vwredsumu.vs v8, v9, v10, v0.t ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vwredsumu.mask.nxv2i32.nxv1i16.nxv2i32( %0, %1, %2, %3, i32 %4) ret %a } declare @llvm.riscv.vwredsumu.nxv2i32.nxv2i16( , , , i32); define @intrinsic_vwredsumu_vs_nxv2i32_nxv2i16_nxv2i32( %0, %1, %2, i32 %3) nounwind { ; CHECK-LABEL: intrinsic_vwredsumu_vs_nxv2i32_nxv2i16_nxv2i32: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a0, a0, e16,mf2,ta,mu ; CHECK-NEXT: vwredsumu.vs v8, v9, v10 ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vwredsumu.nxv2i32.nxv2i16( %0, %1, %2, i32 %3) ret %a } declare @llvm.riscv.vwredsumu.mask.nxv2i32.nxv2i16.nxv2i32( , , , , i32); define @intrinsic_vwredsumu_mask_vs_nxv2i32_nxv2i16_nxv2i32( %0, %1, %2, %3, i32 %4) nounwind { ; CHECK-LABEL: intrinsic_vwredsumu_mask_vs_nxv2i32_nxv2i16_nxv2i32: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a0, a0, e16,mf2,ta,mu ; CHECK-NEXT: vwredsumu.vs v8, v9, v10, v0.t ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vwredsumu.mask.nxv2i32.nxv2i16.nxv2i32( %0, %1, %2, %3, i32 %4) ret %a } declare @llvm.riscv.vwredsumu.nxv2i32.nxv4i16( , , , i32); define @intrinsic_vwredsumu_vs_nxv2i32_nxv4i16_nxv2i32( %0, %1, %2, i32 %3) nounwind { ; CHECK-LABEL: intrinsic_vwredsumu_vs_nxv2i32_nxv4i16_nxv2i32: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a0, a0, e16,m1,ta,mu ; CHECK-NEXT: vwredsumu.vs v8, v9, v10 ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vwredsumu.nxv2i32.nxv4i16( %0, %1, %2, i32 %3) ret %a } declare @llvm.riscv.vwredsumu.mask.nxv2i32.nxv4i16.nxv2i32( , , , , i32); define @intrinsic_vwredsumu_mask_vs_nxv2i32_nxv4i16_nxv2i32( %0, %1, %2, %3, i32 %4) nounwind { ; CHECK-LABEL: intrinsic_vwredsumu_mask_vs_nxv2i32_nxv4i16_nxv2i32: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a0, a0, e16,m1,ta,mu ; CHECK-NEXT: vwredsumu.vs v8, v9, v10, v0.t ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vwredsumu.mask.nxv2i32.nxv4i16.nxv2i32( %0, %1, %2, %3, i32 %4) ret %a } declare @llvm.riscv.vwredsumu.nxv2i32.nxv8i16( , , , i32); define @intrinsic_vwredsumu_vs_nxv2i32_nxv8i16_nxv2i32( %0, %1, %2, i32 %3) nounwind { ; CHECK-LABEL: intrinsic_vwredsumu_vs_nxv2i32_nxv8i16_nxv2i32: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a0, a0, e16,m2,ta,mu ; CHECK-NEXT: vwredsumu.vs v8, v10, v9 ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vwredsumu.nxv2i32.nxv8i16( %0, %1, %2, i32 %3) ret %a } declare @llvm.riscv.vwredsumu.mask.nxv2i32.nxv8i16.nxv2i32( , , , , i32); define @intrinsic_vwredsumu_mask_vs_nxv2i32_nxv8i16_nxv2i32( %0, %1, %2, %3, i32 %4) nounwind { ; CHECK-LABEL: intrinsic_vwredsumu_mask_vs_nxv2i32_nxv8i16_nxv2i32: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a0, a0, e16,m2,ta,mu ; CHECK-NEXT: vwredsumu.vs v8, v10, v9, v0.t ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vwredsumu.mask.nxv2i32.nxv8i16.nxv2i32( %0, %1, %2, %3, i32 %4) ret %a } declare @llvm.riscv.vwredsumu.nxv2i32.nxv16i16( , , , i32); define @intrinsic_vwredsumu_vs_nxv2i32_nxv16i16_nxv2i32( %0, %1, %2, i32 %3) nounwind { ; CHECK-LABEL: intrinsic_vwredsumu_vs_nxv2i32_nxv16i16_nxv2i32: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a0, a0, e16,m4,ta,mu ; CHECK-NEXT: vwredsumu.vs v8, v12, v9 ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vwredsumu.nxv2i32.nxv16i16( %0, %1, %2, i32 %3) ret %a } declare @llvm.riscv.vwredsumu.mask.nxv2i32.nxv16i16.nxv2i32( , , , , i32); define @intrinsic_vwredsumu_mask_vs_nxv2i32_nxv16i16_nxv2i32( %0, %1, %2, %3, i32 %4) nounwind { ; CHECK-LABEL: intrinsic_vwredsumu_mask_vs_nxv2i32_nxv16i16_nxv2i32: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a0, a0, e16,m4,ta,mu ; CHECK-NEXT: vwredsumu.vs v8, v12, v9, v0.t ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vwredsumu.mask.nxv2i32.nxv16i16.nxv2i32( %0, %1, %2, %3, i32 %4) ret %a } declare @llvm.riscv.vwredsumu.nxv2i32.nxv32i16( , , , i32); define @intrinsic_vwredsumu_vs_nxv2i32_nxv32i16_nxv2i32( %0, %1, %2, i32 %3) nounwind { ; CHECK-LABEL: intrinsic_vwredsumu_vs_nxv2i32_nxv32i16_nxv2i32: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a0, a0, e16,m8,ta,mu ; CHECK-NEXT: vwredsumu.vs v8, v16, v9 ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vwredsumu.nxv2i32.nxv32i16( %0, %1, %2, i32 %3) ret %a } declare @llvm.riscv.vwredsumu.mask.nxv2i32.nxv32i16.nxv2i32( , , , , i32); define @intrinsic_vwredsumu_mask_vs_nxv2i32_nxv32i16_nxv2i32( %0, %1, %2, %3, i32 %4) nounwind { ; CHECK-LABEL: intrinsic_vwredsumu_mask_vs_nxv2i32_nxv32i16_nxv2i32: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a0, a0, e16,m8,ta,mu ; CHECK-NEXT: vwredsumu.vs v8, v16, v9, v0.t ; CHECK-NEXT: jalr zero, 0(ra) entry: %a = call @llvm.riscv.vwredsumu.mask.nxv2i32.nxv32i16.nxv2i32( %0, %1, %2, %3, i32 %4) ret %a }