; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py ; RUN: llc -mtriple=riscv64 -mattr=+experimental-v -verify-machineinstrs \ ; RUN: --riscv-no-aliases < %s | FileCheck %s declare void @llvm.riscv.vse1.nxv1i1(, *, i64); define void @intrinsic_vse1_v_nxv1i1( %0, * %1, i64 %2) nounwind { ; CHECK-LABEL: intrinsic_vse1_v_nxv1i1: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a1, a1, e8,mf8,ta,mu ; CHECK-NEXT: vse1.v v0, (a0) ; CHECK-NEXT: jalr zero, 0(ra) entry: call void @llvm.riscv.vse1.nxv1i1( %0, * %1, i64 %2) ret void } declare void @llvm.riscv.vse1.nxv2i1(, *, i64); define void @intrinsic_vse1_v_nxv2i1( %0, * %1, i64 %2) nounwind { ; CHECK-LABEL: intrinsic_vse1_v_nxv2i1: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a1, a1, e8,mf4,ta,mu ; CHECK-NEXT: vse1.v v0, (a0) ; CHECK-NEXT: jalr zero, 0(ra) entry: call void @llvm.riscv.vse1.nxv2i1( %0, * %1, i64 %2) ret void } declare void @llvm.riscv.vse1.nxv4i1(, *, i64); define void @intrinsic_vse1_v_nxv4i1( %0, * %1, i64 %2) nounwind { ; CHECK-LABEL: intrinsic_vse1_v_nxv4i1: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a1, a1, e8,mf2,ta,mu ; CHECK-NEXT: vse1.v v0, (a0) ; CHECK-NEXT: jalr zero, 0(ra) entry: call void @llvm.riscv.vse1.nxv4i1( %0, * %1, i64 %2) ret void } declare void @llvm.riscv.vse1.nxv8i1(, *, i64); define void @intrinsic_vse1_v_nxv8i1( %0, * %1, i64 %2) nounwind { ; CHECK-LABEL: intrinsic_vse1_v_nxv8i1: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a1, a1, e8,m1,ta,mu ; CHECK-NEXT: vse1.v v0, (a0) ; CHECK-NEXT: jalr zero, 0(ra) entry: call void @llvm.riscv.vse1.nxv8i1( %0, * %1, i64 %2) ret void } declare void @llvm.riscv.vse1.nxv16i1(, *, i64); define void @intrinsic_vse1_v_nxv16i1( %0, * %1, i64 %2) nounwind { ; CHECK-LABEL: intrinsic_vse1_v_nxv16i1: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a1, a1, e8,m2,ta,mu ; CHECK-NEXT: vse1.v v0, (a0) ; CHECK-NEXT: jalr zero, 0(ra) entry: call void @llvm.riscv.vse1.nxv16i1( %0, * %1, i64 %2) ret void } declare void @llvm.riscv.vse1.nxv32i1(, *, i64); define void @intrinsic_vse1_v_nxv32i1( %0, * %1, i64 %2) nounwind { ; CHECK-LABEL: intrinsic_vse1_v_nxv32i1: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a1, a1, e8,m4,ta,mu ; CHECK-NEXT: vse1.v v0, (a0) ; CHECK-NEXT: jalr zero, 0(ra) entry: call void @llvm.riscv.vse1.nxv32i1( %0, * %1, i64 %2) ret void } declare void @llvm.riscv.vse1.nxv64i1(, *, i64); define void @intrinsic_vse1_v_nxv64i1( %0, * %1, i64 %2) nounwind { ; CHECK-LABEL: intrinsic_vse1_v_nxv64i1: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli a1, a1, e8,m8,ta,mu ; CHECK-NEXT: vse1.v v0, (a0) ; CHECK-NEXT: jalr zero, 0(ra) entry: call void @llvm.riscv.vse1.nxv64i1( %0, * %1, i64 %2) ret void }