//===- MipsOptionRecord.cpp - Abstraction for storing information ---------===// // // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. // See https://llvm.org/LICENSE.txt for license information. // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception // //===----------------------------------------------------------------------===// #include "MipsOptionRecord.h" #include "MipsABIInfo.h" #include "MipsELFStreamer.h" #include "MipsTargetStreamer.h" #include "llvm/BinaryFormat/ELF.h" #include "llvm/MC/MCAssembler.h" #include "llvm/MC/MCContext.h" #include "llvm/MC/MCRegisterInfo.h" #include "llvm/MC/MCSectionELF.h" #include using namespace llvm; void MipsRegInfoRecord::EmitMipsOptionRecord() { MCAssembler &MCA = Streamer->getAssembler(); MipsTargetStreamer *MTS = static_cast(Streamer->getTargetStreamer()); Streamer->PushSection(); // We need to distinguish between N64 and the rest because at the moment // we don't emit .Mips.options for other ELFs other than N64. // Since .reginfo has the same information as .Mips.options (ODK_REGINFO), // we can use the same abstraction (MipsRegInfoRecord class) to handle both. if (MTS->getABI().IsN64()) { // The EntrySize value of 1 seems strange since the records are neither // 1-byte long nor fixed length but it matches the value GAS emits. MCSectionELF *Sec = Context.getELFSection(".MIPS.options", ELF::SHT_MIPS_OPTIONS, ELF::SHF_ALLOC | ELF::SHF_MIPS_NOSTRIP, 1, ""); MCA.registerSection(*Sec); Sec->setAlignment(Align(8)); Streamer->SwitchSection(Sec); Streamer->emitInt8(ELF::ODK_REGINFO); // kind Streamer->emitInt8(40); // size Streamer->emitInt16(0); // section Streamer->emitInt32(0); // info Streamer->emitInt32(ri_gprmask); Streamer->emitInt32(0); // pad Streamer->emitInt32(ri_cprmask[0]); Streamer->emitInt32(ri_cprmask[1]); Streamer->emitInt32(ri_cprmask[2]); Streamer->emitInt32(ri_cprmask[3]); Streamer->emitIntValue(ri_gp_value, 8); } else { MCSectionELF *Sec = Context.getELFSection(".reginfo", ELF::SHT_MIPS_REGINFO, ELF::SHF_ALLOC, 24, ""); MCA.registerSection(*Sec); Sec->setAlignment(MTS->getABI().IsN32() ? Align(8) : Align(4)); Streamer->SwitchSection(Sec); Streamer->emitInt32(ri_gprmask); Streamer->emitInt32(ri_cprmask[0]); Streamer->emitInt32(ri_cprmask[1]); Streamer->emitInt32(ri_cprmask[2]); Streamer->emitInt32(ri_cprmask[3]); assert((ri_gp_value & 0xffffffff) == ri_gp_value); Streamer->emitInt32(ri_gp_value); } Streamer->PopSection(); } void MipsRegInfoRecord::SetPhysRegUsed(unsigned Reg, const MCRegisterInfo *MCRegInfo) { unsigned Value = 0; for (const MCPhysReg &SubReg : MCRegInfo->subregs_inclusive(Reg)) { unsigned EncVal = MCRegInfo->getEncodingValue(SubReg); Value |= 1 << EncVal; if (GPR32RegClass->contains(SubReg) || GPR64RegClass->contains(SubReg)) ri_gprmask |= Value; else if (COP0RegClass->contains(SubReg)) ri_cprmask[0] |= Value; // MIPS COP1 is the FPU. else if (FGR32RegClass->contains(SubReg) || FGR64RegClass->contains(SubReg) || AFGR64RegClass->contains(SubReg) || MSA128BRegClass->contains(SubReg)) ri_cprmask[1] |= Value; else if (COP2RegClass->contains(SubReg)) ri_cprmask[2] |= Value; else if (COP3RegClass->contains(SubReg)) ri_cprmask[3] |= Value; } }