; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py ; RUN: llc -mtriple=riscv32 -mattr=+experimental-v -verify-machineinstrs < %s | FileCheck %s define @vmerge_vv_nxv1i8( %va, %vb, %cond) { ; CHECK-LABEL: vmerge_vv_nxv1i8: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e8,mf8,ta,mu ; CHECK-NEXT: vmerge.vvm v8, v9, v8, v0 ; CHECK-NEXT: ret %vc = select %cond, %va, %vb ret %vc } define @vmerge_xv_nxv1i8( %va, i8 signext %b, %cond) { ; CHECK-LABEL: vmerge_xv_nxv1i8: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e8,mf8,ta,mu ; CHECK-NEXT: vmerge.vxm v8, v8, a0, v0 ; CHECK-NEXT: ret %head = insertelement undef, i8 %b, i32 0 %splat = shufflevector %head, undef, zeroinitializer %vc = select %cond, %splat, %va ret %vc } define @vmerge_iv_nxv1i8( %va, %cond) { ; CHECK-LABEL: vmerge_iv_nxv1i8: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e8,mf8,ta,mu ; CHECK-NEXT: vmerge.vim v8, v8, 3, v0 ; CHECK-NEXT: ret %head = insertelement undef, i8 3, i32 0 %splat = shufflevector %head, undef, zeroinitializer %vc = select %cond, %splat, %va ret %vc } define @vmerge_vv_nxv2i8( %va, %vb, %cond) { ; CHECK-LABEL: vmerge_vv_nxv2i8: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e8,mf4,ta,mu ; CHECK-NEXT: vmerge.vvm v8, v9, v8, v0 ; CHECK-NEXT: ret %vc = select %cond, %va, %vb ret %vc } define @vmerge_xv_nxv2i8( %va, i8 signext %b, %cond) { ; CHECK-LABEL: vmerge_xv_nxv2i8: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e8,mf4,ta,mu ; CHECK-NEXT: vmerge.vxm v8, v8, a0, v0 ; CHECK-NEXT: ret %head = insertelement undef, i8 %b, i32 0 %splat = shufflevector %head, undef, zeroinitializer %vc = select %cond, %splat, %va ret %vc } define @vmerge_iv_nxv2i8( %va, %cond) { ; CHECK-LABEL: vmerge_iv_nxv2i8: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e8,mf4,ta,mu ; CHECK-NEXT: vmerge.vim v8, v8, 3, v0 ; CHECK-NEXT: ret %head = insertelement undef, i8 3, i32 0 %splat = shufflevector %head, undef, zeroinitializer %vc = select %cond, %splat, %va ret %vc } define @vmerge_vv_nxv4i8( %va, %vb, %cond) { ; CHECK-LABEL: vmerge_vv_nxv4i8: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e8,mf2,ta,mu ; CHECK-NEXT: vmerge.vvm v8, v9, v8, v0 ; CHECK-NEXT: ret %vc = select %cond, %va, %vb ret %vc } define @vmerge_xv_nxv4i8( %va, i8 signext %b, %cond) { ; CHECK-LABEL: vmerge_xv_nxv4i8: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e8,mf2,ta,mu ; CHECK-NEXT: vmerge.vxm v8, v8, a0, v0 ; CHECK-NEXT: ret %head = insertelement undef, i8 %b, i32 0 %splat = shufflevector %head, undef, zeroinitializer %vc = select %cond, %splat, %va ret %vc } define @vmerge_iv_nxv4i8( %va, %cond) { ; CHECK-LABEL: vmerge_iv_nxv4i8: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e8,mf2,ta,mu ; CHECK-NEXT: vmerge.vim v8, v8, 3, v0 ; CHECK-NEXT: ret %head = insertelement undef, i8 3, i32 0 %splat = shufflevector %head, undef, zeroinitializer %vc = select %cond, %splat, %va ret %vc } define @vmerge_vv_nxv8i8( %va, %vb, %cond) { ; CHECK-LABEL: vmerge_vv_nxv8i8: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e8,m1,ta,mu ; CHECK-NEXT: vmerge.vvm v8, v9, v8, v0 ; CHECK-NEXT: ret %vc = select %cond, %va, %vb ret %vc } define @vmerge_xv_nxv8i8( %va, i8 signext %b, %cond) { ; CHECK-LABEL: vmerge_xv_nxv8i8: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e8,m1,ta,mu ; CHECK-NEXT: vmerge.vxm v8, v8, a0, v0 ; CHECK-NEXT: ret %head = insertelement undef, i8 %b, i32 0 %splat = shufflevector %head, undef, zeroinitializer %vc = select %cond, %splat, %va ret %vc } define @vmerge_iv_nxv8i8( %va, %cond) { ; CHECK-LABEL: vmerge_iv_nxv8i8: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e8,m1,ta,mu ; CHECK-NEXT: vmerge.vim v8, v8, 3, v0 ; CHECK-NEXT: ret %head = insertelement undef, i8 3, i32 0 %splat = shufflevector %head, undef, zeroinitializer %vc = select %cond, %splat, %va ret %vc } define @vmerge_vv_nxv16i8( %va, %vb, %cond) { ; CHECK-LABEL: vmerge_vv_nxv16i8: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e8,m2,ta,mu ; CHECK-NEXT: vmerge.vvm v8, v10, v8, v0 ; CHECK-NEXT: ret %vc = select %cond, %va, %vb ret %vc } define @vmerge_xv_nxv16i8( %va, i8 signext %b, %cond) { ; CHECK-LABEL: vmerge_xv_nxv16i8: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e8,m2,ta,mu ; CHECK-NEXT: vmerge.vxm v8, v8, a0, v0 ; CHECK-NEXT: ret %head = insertelement undef, i8 %b, i32 0 %splat = shufflevector %head, undef, zeroinitializer %vc = select %cond, %splat, %va ret %vc } define @vmerge_iv_nxv16i8( %va, %cond) { ; CHECK-LABEL: vmerge_iv_nxv16i8: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e8,m2,ta,mu ; CHECK-NEXT: vmerge.vim v8, v8, 3, v0 ; CHECK-NEXT: ret %head = insertelement undef, i8 3, i32 0 %splat = shufflevector %head, undef, zeroinitializer %vc = select %cond, %splat, %va ret %vc } define @vmerge_vv_nxv32i8( %va, %vb, %cond) { ; CHECK-LABEL: vmerge_vv_nxv32i8: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e8,m4,ta,mu ; CHECK-NEXT: vmerge.vvm v8, v12, v8, v0 ; CHECK-NEXT: ret %vc = select %cond, %va, %vb ret %vc } define @vmerge_xv_nxv32i8( %va, i8 signext %b, %cond) { ; CHECK-LABEL: vmerge_xv_nxv32i8: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e8,m4,ta,mu ; CHECK-NEXT: vmerge.vxm v8, v8, a0, v0 ; CHECK-NEXT: ret %head = insertelement undef, i8 %b, i32 0 %splat = shufflevector %head, undef, zeroinitializer %vc = select %cond, %splat, %va ret %vc } define @vmerge_iv_nxv32i8( %va, %cond) { ; CHECK-LABEL: vmerge_iv_nxv32i8: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e8,m4,ta,mu ; CHECK-NEXT: vmerge.vim v8, v8, 3, v0 ; CHECK-NEXT: ret %head = insertelement undef, i8 3, i32 0 %splat = shufflevector %head, undef, zeroinitializer %vc = select %cond, %splat, %va ret %vc } define @vmerge_vv_nxv64i8( %va, %vb, %cond) { ; CHECK-LABEL: vmerge_vv_nxv64i8: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e8,m8,ta,mu ; CHECK-NEXT: vmerge.vvm v8, v16, v8, v0 ; CHECK-NEXT: ret %vc = select %cond, %va, %vb ret %vc } define @vmerge_xv_nxv64i8( %va, i8 signext %b, %cond) { ; CHECK-LABEL: vmerge_xv_nxv64i8: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e8,m8,ta,mu ; CHECK-NEXT: vmerge.vxm v8, v8, a0, v0 ; CHECK-NEXT: ret %head = insertelement undef, i8 %b, i32 0 %splat = shufflevector %head, undef, zeroinitializer %vc = select %cond, %splat, %va ret %vc } define @vmerge_iv_nxv64i8( %va, %cond) { ; CHECK-LABEL: vmerge_iv_nxv64i8: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e8,m8,ta,mu ; CHECK-NEXT: vmerge.vim v8, v8, 3, v0 ; CHECK-NEXT: ret %head = insertelement undef, i8 3, i32 0 %splat = shufflevector %head, undef, zeroinitializer %vc = select %cond, %splat, %va ret %vc } define @vmerge_vv_nxv1i16( %va, %vb, %cond) { ; CHECK-LABEL: vmerge_vv_nxv1i16: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e16,mf4,ta,mu ; CHECK-NEXT: vmerge.vvm v8, v9, v8, v0 ; CHECK-NEXT: ret %vc = select %cond, %va, %vb ret %vc } define @vmerge_xv_nxv1i16( %va, i16 signext %b, %cond) { ; CHECK-LABEL: vmerge_xv_nxv1i16: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e16,mf4,ta,mu ; CHECK-NEXT: vmerge.vxm v8, v8, a0, v0 ; CHECK-NEXT: ret %head = insertelement undef, i16 %b, i32 0 %splat = shufflevector %head, undef, zeroinitializer %vc = select %cond, %splat, %va ret %vc } define @vmerge_iv_nxv1i16( %va, %cond) { ; CHECK-LABEL: vmerge_iv_nxv1i16: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e16,mf4,ta,mu ; CHECK-NEXT: vmerge.vim v8, v8, 3, v0 ; CHECK-NEXT: ret %head = insertelement undef, i16 3, i32 0 %splat = shufflevector %head, undef, zeroinitializer %vc = select %cond, %splat, %va ret %vc } define @vmerge_vv_nxv2i16( %va, %vb, %cond) { ; CHECK-LABEL: vmerge_vv_nxv2i16: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e16,mf2,ta,mu ; CHECK-NEXT: vmerge.vvm v8, v9, v8, v0 ; CHECK-NEXT: ret %vc = select %cond, %va, %vb ret %vc } define @vmerge_xv_nxv2i16( %va, i16 signext %b, %cond) { ; CHECK-LABEL: vmerge_xv_nxv2i16: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e16,mf2,ta,mu ; CHECK-NEXT: vmerge.vxm v8, v8, a0, v0 ; CHECK-NEXT: ret %head = insertelement undef, i16 %b, i32 0 %splat = shufflevector %head, undef, zeroinitializer %vc = select %cond, %splat, %va ret %vc } define @vmerge_iv_nxv2i16( %va, %cond) { ; CHECK-LABEL: vmerge_iv_nxv2i16: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e16,mf2,ta,mu ; CHECK-NEXT: vmerge.vim v8, v8, 3, v0 ; CHECK-NEXT: ret %head = insertelement undef, i16 3, i32 0 %splat = shufflevector %head, undef, zeroinitializer %vc = select %cond, %splat, %va ret %vc } define @vmerge_vv_nxv4i16( %va, %vb, %cond) { ; CHECK-LABEL: vmerge_vv_nxv4i16: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e16,m1,ta,mu ; CHECK-NEXT: vmerge.vvm v8, v9, v8, v0 ; CHECK-NEXT: ret %vc = select %cond, %va, %vb ret %vc } define @vmerge_xv_nxv4i16( %va, i16 signext %b, %cond) { ; CHECK-LABEL: vmerge_xv_nxv4i16: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e16,m1,ta,mu ; CHECK-NEXT: vmerge.vxm v8, v8, a0, v0 ; CHECK-NEXT: ret %head = insertelement undef, i16 %b, i32 0 %splat = shufflevector %head, undef, zeroinitializer %vc = select %cond, %splat, %va ret %vc } define @vmerge_iv_nxv4i16( %va, %cond) { ; CHECK-LABEL: vmerge_iv_nxv4i16: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e16,m1,ta,mu ; CHECK-NEXT: vmerge.vim v8, v8, 3, v0 ; CHECK-NEXT: ret %head = insertelement undef, i16 3, i32 0 %splat = shufflevector %head, undef, zeroinitializer %vc = select %cond, %splat, %va ret %vc } define @vmerge_vv_nxv8i16( %va, %vb, %cond) { ; CHECK-LABEL: vmerge_vv_nxv8i16: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e16,m2,ta,mu ; CHECK-NEXT: vmerge.vvm v8, v10, v8, v0 ; CHECK-NEXT: ret %vc = select %cond, %va, %vb ret %vc } define @vmerge_xv_nxv8i16( %va, i16 signext %b, %cond) { ; CHECK-LABEL: vmerge_xv_nxv8i16: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e16,m2,ta,mu ; CHECK-NEXT: vmerge.vxm v8, v8, a0, v0 ; CHECK-NEXT: ret %head = insertelement undef, i16 %b, i32 0 %splat = shufflevector %head, undef, zeroinitializer %vc = select %cond, %splat, %va ret %vc } define @vmerge_iv_nxv8i16( %va, %cond) { ; CHECK-LABEL: vmerge_iv_nxv8i16: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e16,m2,ta,mu ; CHECK-NEXT: vmerge.vim v8, v8, 3, v0 ; CHECK-NEXT: ret %head = insertelement undef, i16 3, i32 0 %splat = shufflevector %head, undef, zeroinitializer %vc = select %cond, %splat, %va ret %vc } define @vmerge_vv_nxv16i16( %va, %vb, %cond) { ; CHECK-LABEL: vmerge_vv_nxv16i16: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e16,m4,ta,mu ; CHECK-NEXT: vmerge.vvm v8, v12, v8, v0 ; CHECK-NEXT: ret %vc = select %cond, %va, %vb ret %vc } define @vmerge_xv_nxv16i16( %va, i16 signext %b, %cond) { ; CHECK-LABEL: vmerge_xv_nxv16i16: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e16,m4,ta,mu ; CHECK-NEXT: vmerge.vxm v8, v8, a0, v0 ; CHECK-NEXT: ret %head = insertelement undef, i16 %b, i32 0 %splat = shufflevector %head, undef, zeroinitializer %vc = select %cond, %splat, %va ret %vc } define @vmerge_iv_nxv16i16( %va, %cond) { ; CHECK-LABEL: vmerge_iv_nxv16i16: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e16,m4,ta,mu ; CHECK-NEXT: vmerge.vim v8, v8, 3, v0 ; CHECK-NEXT: ret %head = insertelement undef, i16 3, i32 0 %splat = shufflevector %head, undef, zeroinitializer %vc = select %cond, %splat, %va ret %vc } define @vmerge_vv_nxv32i16( %va, %vb, %cond) { ; CHECK-LABEL: vmerge_vv_nxv32i16: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e16,m8,ta,mu ; CHECK-NEXT: vmerge.vvm v8, v16, v8, v0 ; CHECK-NEXT: ret %vc = select %cond, %va, %vb ret %vc } define @vmerge_xv_nxv32i16( %va, i16 signext %b, %cond) { ; CHECK-LABEL: vmerge_xv_nxv32i16: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e16,m8,ta,mu ; CHECK-NEXT: vmerge.vxm v8, v8, a0, v0 ; CHECK-NEXT: ret %head = insertelement undef, i16 %b, i32 0 %splat = shufflevector %head, undef, zeroinitializer %vc = select %cond, %splat, %va ret %vc } define @vmerge_iv_nxv32i16( %va, %cond) { ; CHECK-LABEL: vmerge_iv_nxv32i16: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e16,m8,ta,mu ; CHECK-NEXT: vmerge.vim v8, v8, 3, v0 ; CHECK-NEXT: ret %head = insertelement undef, i16 3, i32 0 %splat = shufflevector %head, undef, zeroinitializer %vc = select %cond, %splat, %va ret %vc } define @vmerge_vv_nxv1i32( %va, %vb, %cond) { ; CHECK-LABEL: vmerge_vv_nxv1i32: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32,mf2,ta,mu ; CHECK-NEXT: vmerge.vvm v8, v9, v8, v0 ; CHECK-NEXT: ret %vc = select %cond, %va, %vb ret %vc } define @vmerge_xv_nxv1i32( %va, i32 %b, %cond) { ; CHECK-LABEL: vmerge_xv_nxv1i32: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e32,mf2,ta,mu ; CHECK-NEXT: vmerge.vxm v8, v8, a0, v0 ; CHECK-NEXT: ret %head = insertelement undef, i32 %b, i32 0 %splat = shufflevector %head, undef, zeroinitializer %vc = select %cond, %splat, %va ret %vc } define @vmerge_iv_nxv1i32( %va, %cond) { ; CHECK-LABEL: vmerge_iv_nxv1i32: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32,mf2,ta,mu ; CHECK-NEXT: vmerge.vim v8, v8, 3, v0 ; CHECK-NEXT: ret %head = insertelement undef, i32 3, i32 0 %splat = shufflevector %head, undef, zeroinitializer %vc = select %cond, %splat, %va ret %vc } define @vmerge_vv_nxv2i32( %va, %vb, %cond) { ; CHECK-LABEL: vmerge_vv_nxv2i32: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32,m1,ta,mu ; CHECK-NEXT: vmerge.vvm v8, v9, v8, v0 ; CHECK-NEXT: ret %vc = select %cond, %va, %vb ret %vc } define @vmerge_xv_nxv2i32( %va, i32 %b, %cond) { ; CHECK-LABEL: vmerge_xv_nxv2i32: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e32,m1,ta,mu ; CHECK-NEXT: vmerge.vxm v8, v8, a0, v0 ; CHECK-NEXT: ret %head = insertelement undef, i32 %b, i32 0 %splat = shufflevector %head, undef, zeroinitializer %vc = select %cond, %splat, %va ret %vc } define @vmerge_iv_nxv2i32( %va, %cond) { ; CHECK-LABEL: vmerge_iv_nxv2i32: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32,m1,ta,mu ; CHECK-NEXT: vmerge.vim v8, v8, 3, v0 ; CHECK-NEXT: ret %head = insertelement undef, i32 3, i32 0 %splat = shufflevector %head, undef, zeroinitializer %vc = select %cond, %splat, %va ret %vc } define @vmerge_vv_nxv4i32( %va, %vb, %cond) { ; CHECK-LABEL: vmerge_vv_nxv4i32: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32,m2,ta,mu ; CHECK-NEXT: vmerge.vvm v8, v10, v8, v0 ; CHECK-NEXT: ret %vc = select %cond, %va, %vb ret %vc } define @vmerge_xv_nxv4i32( %va, i32 %b, %cond) { ; CHECK-LABEL: vmerge_xv_nxv4i32: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e32,m2,ta,mu ; CHECK-NEXT: vmerge.vxm v8, v8, a0, v0 ; CHECK-NEXT: ret %head = insertelement undef, i32 %b, i32 0 %splat = shufflevector %head, undef, zeroinitializer %vc = select %cond, %splat, %va ret %vc } define @vmerge_iv_nxv4i32( %va, %cond) { ; CHECK-LABEL: vmerge_iv_nxv4i32: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32,m2,ta,mu ; CHECK-NEXT: vmerge.vim v8, v8, 3, v0 ; CHECK-NEXT: ret %head = insertelement undef, i32 3, i32 0 %splat = shufflevector %head, undef, zeroinitializer %vc = select %cond, %splat, %va ret %vc } define @vmerge_vv_nxv8i32( %va, %vb, %cond) { ; CHECK-LABEL: vmerge_vv_nxv8i32: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32,m4,ta,mu ; CHECK-NEXT: vmerge.vvm v8, v12, v8, v0 ; CHECK-NEXT: ret %vc = select %cond, %va, %vb ret %vc } define @vmerge_xv_nxv8i32( %va, i32 %b, %cond) { ; CHECK-LABEL: vmerge_xv_nxv8i32: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e32,m4,ta,mu ; CHECK-NEXT: vmerge.vxm v8, v8, a0, v0 ; CHECK-NEXT: ret %head = insertelement undef, i32 %b, i32 0 %splat = shufflevector %head, undef, zeroinitializer %vc = select %cond, %splat, %va ret %vc } define @vmerge_iv_nxv8i32( %va, %cond) { ; CHECK-LABEL: vmerge_iv_nxv8i32: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32,m4,ta,mu ; CHECK-NEXT: vmerge.vim v8, v8, 3, v0 ; CHECK-NEXT: ret %head = insertelement undef, i32 3, i32 0 %splat = shufflevector %head, undef, zeroinitializer %vc = select %cond, %splat, %va ret %vc } define @vmerge_vv_nxv16i32( %va, %vb, %cond) { ; CHECK-LABEL: vmerge_vv_nxv16i32: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32,m8,ta,mu ; CHECK-NEXT: vmerge.vvm v8, v16, v8, v0 ; CHECK-NEXT: ret %vc = select %cond, %va, %vb ret %vc } define @vmerge_xv_nxv16i32( %va, i32 %b, %cond) { ; CHECK-LABEL: vmerge_xv_nxv16i32: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e32,m8,ta,mu ; CHECK-NEXT: vmerge.vxm v8, v8, a0, v0 ; CHECK-NEXT: ret %head = insertelement undef, i32 %b, i32 0 %splat = shufflevector %head, undef, zeroinitializer %vc = select %cond, %splat, %va ret %vc } define @vmerge_iv_nxv16i32( %va, %cond) { ; CHECK-LABEL: vmerge_iv_nxv16i32: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32,m8,ta,mu ; CHECK-NEXT: vmerge.vim v8, v8, 3, v0 ; CHECK-NEXT: ret %head = insertelement undef, i32 3, i32 0 %splat = shufflevector %head, undef, zeroinitializer %vc = select %cond, %splat, %va ret %vc } define @vmerge_vv_nxv1i64( %va, %vb, %cond) { ; CHECK-LABEL: vmerge_vv_nxv1i64: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e64,m1,ta,mu ; CHECK-NEXT: vmerge.vvm v8, v9, v8, v0 ; CHECK-NEXT: ret %vc = select %cond, %va, %vb ret %vc } define @vmerge_xv_nxv1i64( %va, i64 %b, %cond) { ; CHECK-LABEL: vmerge_xv_nxv1i64: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a2, zero, e64,m1,ta,mu ; CHECK-NEXT: vmv.v.x v25, a1 ; CHECK-NEXT: addi a1, zero, 32 ; CHECK-NEXT: vsll.vx v25, v25, a1 ; CHECK-NEXT: vmv.v.x v26, a0 ; CHECK-NEXT: vsll.vx v26, v26, a1 ; CHECK-NEXT: vsrl.vx v26, v26, a1 ; CHECK-NEXT: vor.vv v25, v26, v25 ; CHECK-NEXT: vmerge.vvm v8, v8, v25, v0 ; CHECK-NEXT: ret %head = insertelement undef, i64 %b, i32 0 %splat = shufflevector %head, undef, zeroinitializer %vc = select %cond, %splat, %va ret %vc } define @vmerge_iv_nxv1i64( %va, %cond) { ; CHECK-LABEL: vmerge_iv_nxv1i64: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e64,m1,ta,mu ; CHECK-NEXT: vmerge.vim v8, v8, 3, v0 ; CHECK-NEXT: ret %head = insertelement undef, i64 3, i32 0 %splat = shufflevector %head, undef, zeroinitializer %vc = select %cond, %splat, %va ret %vc } define @vmerge_vv_nxv2i64( %va, %vb, %cond) { ; CHECK-LABEL: vmerge_vv_nxv2i64: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e64,m2,ta,mu ; CHECK-NEXT: vmerge.vvm v8, v10, v8, v0 ; CHECK-NEXT: ret %vc = select %cond, %va, %vb ret %vc } define @vmerge_xv_nxv2i64( %va, i64 %b, %cond) { ; CHECK-LABEL: vmerge_xv_nxv2i64: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a2, zero, e64,m2,ta,mu ; CHECK-NEXT: vmv.v.x v26, a1 ; CHECK-NEXT: addi a1, zero, 32 ; CHECK-NEXT: vsll.vx v26, v26, a1 ; CHECK-NEXT: vmv.v.x v28, a0 ; CHECK-NEXT: vsll.vx v28, v28, a1 ; CHECK-NEXT: vsrl.vx v28, v28, a1 ; CHECK-NEXT: vor.vv v26, v28, v26 ; CHECK-NEXT: vmerge.vvm v8, v8, v26, v0 ; CHECK-NEXT: ret %head = insertelement undef, i64 %b, i32 0 %splat = shufflevector %head, undef, zeroinitializer %vc = select %cond, %splat, %va ret %vc } define @vmerge_iv_nxv2i64( %va, %cond) { ; CHECK-LABEL: vmerge_iv_nxv2i64: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e64,m2,ta,mu ; CHECK-NEXT: vmerge.vim v8, v8, 3, v0 ; CHECK-NEXT: ret %head = insertelement undef, i64 3, i32 0 %splat = shufflevector %head, undef, zeroinitializer %vc = select %cond, %splat, %va ret %vc } define @vmerge_vv_nxv4i64( %va, %vb, %cond) { ; CHECK-LABEL: vmerge_vv_nxv4i64: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e64,m4,ta,mu ; CHECK-NEXT: vmerge.vvm v8, v12, v8, v0 ; CHECK-NEXT: ret %vc = select %cond, %va, %vb ret %vc } define @vmerge_xv_nxv4i64( %va, i64 %b, %cond) { ; CHECK-LABEL: vmerge_xv_nxv4i64: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a2, zero, e64,m4,ta,mu ; CHECK-NEXT: vmv.v.x v28, a1 ; CHECK-NEXT: addi a1, zero, 32 ; CHECK-NEXT: vsll.vx v28, v28, a1 ; CHECK-NEXT: vmv.v.x v12, a0 ; CHECK-NEXT: vsll.vx v12, v12, a1 ; CHECK-NEXT: vsrl.vx v12, v12, a1 ; CHECK-NEXT: vor.vv v28, v12, v28 ; CHECK-NEXT: vmerge.vvm v8, v8, v28, v0 ; CHECK-NEXT: ret %head = insertelement undef, i64 %b, i32 0 %splat = shufflevector %head, undef, zeroinitializer %vc = select %cond, %splat, %va ret %vc } define @vmerge_iv_nxv4i64( %va, %cond) { ; CHECK-LABEL: vmerge_iv_nxv4i64: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e64,m4,ta,mu ; CHECK-NEXT: vmerge.vim v8, v8, 3, v0 ; CHECK-NEXT: ret %head = insertelement undef, i64 3, i32 0 %splat = shufflevector %head, undef, zeroinitializer %vc = select %cond, %splat, %va ret %vc } define @vmerge_vv_nxv8i64( %va, %vb, %cond) { ; CHECK-LABEL: vmerge_vv_nxv8i64: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e64,m8,ta,mu ; CHECK-NEXT: vmerge.vvm v8, v16, v8, v0 ; CHECK-NEXT: ret %vc = select %cond, %va, %vb ret %vc } define @vmerge_xv_nxv8i64( %va, i64 %b, %cond) { ; CHECK-LABEL: vmerge_xv_nxv8i64: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a2, zero, e64,m8,ta,mu ; CHECK-NEXT: vmv.v.x v16, a1 ; CHECK-NEXT: addi a1, zero, 32 ; CHECK-NEXT: vsll.vx v16, v16, a1 ; CHECK-NEXT: vmv.v.x v24, a0 ; CHECK-NEXT: vsll.vx v24, v24, a1 ; CHECK-NEXT: vsrl.vx v24, v24, a1 ; CHECK-NEXT: vor.vv v16, v24, v16 ; CHECK-NEXT: vmerge.vvm v8, v8, v16, v0 ; CHECK-NEXT: ret %head = insertelement undef, i64 %b, i32 0 %splat = shufflevector %head, undef, zeroinitializer %vc = select %cond, %splat, %va ret %vc } define @vmerge_iv_nxv8i64( %va, %cond) { ; CHECK-LABEL: vmerge_iv_nxv8i64: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e64,m8,ta,mu ; CHECK-NEXT: vmerge.vim v8, v8, 3, v0 ; CHECK-NEXT: ret %head = insertelement undef, i64 3, i32 0 %splat = shufflevector %head, undef, zeroinitializer %vc = select %cond, %splat, %va ret %vc }