; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py ; RUN: llc -mtriple riscv32 -mattr=+experimental-v %s -o - \ ; RUN: -verify-machineinstrs | FileCheck %s ; RUN: llc -mtriple riscv64 -mattr=+experimental-v %s -o - \ ; RUN: -verify-machineinstrs | FileCheck %s define void @vadd_vint64m1( *%pc, *%pa, *%pb) nounwind { ; CHECK-LABEL: vadd_vint64m1: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a3, zero, e64,m1,ta,mu ; CHECK-NEXT: vle64.v v25, (a1) ; CHECK-NEXT: vle64.v v26, (a2) ; CHECK-NEXT: vadd.vv v25, v25, v26 ; CHECK-NEXT: vse64.v v25, (a0) ; CHECK-NEXT: ret %va = load , * %pa %vb = load , * %pb %vc = add %va, %vb store %vc, *%pc ret void } define void @vadd_vint64m2( *%pc, *%pa, *%pb) nounwind { ; CHECK-LABEL: vadd_vint64m2: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a3, zero, e64,m2,ta,mu ; CHECK-NEXT: vle64.v v26, (a1) ; CHECK-NEXT: vle64.v v28, (a2) ; CHECK-NEXT: vadd.vv v26, v26, v28 ; CHECK-NEXT: vse64.v v26, (a0) ; CHECK-NEXT: ret %va = load , * %pa %vb = load , * %pb %vc = add %va, %vb store %vc, *%pc ret void } define void @vadd_vint64m4( *%pc, *%pa, *%pb) nounwind { ; CHECK-LABEL: vadd_vint64m4: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a3, zero, e64,m4,ta,mu ; CHECK-NEXT: vle64.v v28, (a1) ; CHECK-NEXT: vle64.v v8, (a2) ; CHECK-NEXT: vadd.vv v28, v28, v8 ; CHECK-NEXT: vse64.v v28, (a0) ; CHECK-NEXT: ret %va = load , * %pa %vb = load , * %pb %vc = add %va, %vb store %vc, *%pc ret void } define void @vadd_vint64m8( *%pc, *%pa, *%pb) nounwind { ; CHECK-LABEL: vadd_vint64m8: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a3, zero, e64,m8,ta,mu ; CHECK-NEXT: vle64.v v8, (a1) ; CHECK-NEXT: vle64.v v16, (a2) ; CHECK-NEXT: vadd.vv v8, v8, v16 ; CHECK-NEXT: vse64.v v8, (a0) ; CHECK-NEXT: ret %va = load , * %pa %vb = load , * %pb %vc = add %va, %vb store %vc, *%pc ret void }