; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py ; RUN: llc -verify-machineinstrs -mtriple=powerpc64-unknown-linux-gnu -mcpu=pwr9 < %s | FileCheck %s ; RUN: llc -verify-machineinstrs -mtriple=powerpc64-ibm-aix-xcoff -vec-extabi -mcpu=pwr9 < %s | FileCheck %s ; RUN: llc -verify-machineinstrs -mtriple=powerpc64le-unknown-linux-gnu -mcpu=pwr9 < %s | FileCheck %s define <8 x i16> @testXXBRH(<8 x i16> %a) { ; CHECK-LABEL: testXXBRH: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: xxbrh 34, 34 ; CHECK-NEXT: blr entry: %0 = bitcast <8 x i16> %a to <16 x i8> %1 = shufflevector <16 x i8> %0, <16 x i8> undef, <16 x i32> %2 = bitcast <16 x i8> %1 to <8 x i16> ret <8 x i16> %2 } define <4 x i32> @testXXBRW(<4 x i32> %a) { ; CHECK-LABEL: testXXBRW: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: xxbrw 34, 34 ; CHECK-NEXT: blr entry: %0 = bitcast <4 x i32> %a to <16 x i8> %1 = shufflevector <16 x i8> %0, <16 x i8> undef, <16 x i32> %2 = bitcast <16 x i8> %1 to <4 x i32> ret <4 x i32> %2 } define <2 x double> @testXXBRD(<2 x double> %a) { ; CHECK-LABEL: testXXBRD: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: xxbrd 34, 34 ; CHECK-NEXT: blr entry: %0 = bitcast <2 x double> %a to <16 x i8> %1 = shufflevector <16 x i8> %0, <16 x i8> undef, <16 x i32> %2 = bitcast <16 x i8> %1 to <2 x double> ret <2 x double> %2 } define <1 x i128> @testXXBRQ(<1 x i128> %a) { ; CHECK-LABEL: testXXBRQ: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: xxbrq 34, 34 ; CHECK-NEXT: blr entry: %0 = bitcast <1 x i128> %a to <16 x i8> %1 = shufflevector <16 x i8> %0, <16 x i8> undef, <16 x i32> %2 = bitcast <16 x i8> %1 to <1 x i128> ret <1 x i128> %2 } define <4 x i32> @testXXBRD_With_LogicalOp(<4 x i32> %a, <4 x i32> %b) { ; CHECK-LABEL: testXXBRD_With_LogicalOp: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: xxland 0, 34, 35 ; CHECK-NEXT: xxbrw 34, 0 ; CHECK-NEXT: blr entry: %0 = bitcast <4 x i32> %a to <16 x i8> %1 = shufflevector <16 x i8> %0, <16 x i8> undef, <16 x i32> %2 = bitcast <16 x i8> %1 to <4 x i32> %3 = call <4 x i32> @llvm.bswap.v4i32(<4 x i32> %b) %4 = and <4 x i32> %2, %3 ret <4 x i32> %4 } declare <4 x i32> @llvm.bswap.v4i32(<4 x i32>)