; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py ; RUN: llc < %s -mtriple=aarch64-unknown-unknown -mcpu=cyclone -mattr=+slow-misaligned-128store | FileCheck %s --check-prefixes=CHECK,SPLITTING ; RUN: llc < %s -mtriple=aarch64-eabi -mattr=-slow-misaligned-128store | FileCheck %s --check-prefixes=CHECK,MISALIGNED @g0 = external dso_local global <3 x float>, align 16 @g1 = external dso_local global <3 x float>, align 4 define void @blam() { ; SPLITTING-LABEL: blam: ; SPLITTING: // %bb.0: ; SPLITTING-NEXT: adrp x8, g1 ; SPLITTING-NEXT: add x8, x8, :lo12:g1 ; SPLITTING-NEXT: adrp x9, g0 ; SPLITTING-NEXT: ldr q0, [x9, :lo12:g0] ; SPLITTING-NEXT: str d0, [x8] ; SPLITTING-NEXT: ret ; ; MISALIGNED-LABEL: blam: ; MISALIGNED: // %bb.0: ; MISALIGNED-NEXT: adrp x8, g0 ; MISALIGNED-NEXT: ldr q0, [x8, :lo12:g0] ; MISALIGNED-NEXT: adrp x8, g1 ; MISALIGNED-NEXT: add x8, x8, :lo12:g1 ; MISALIGNED-NEXT: str d0, [x8] ; MISALIGNED-NEXT: ret %tmp4 = getelementptr inbounds <3 x float>, <3 x float>* @g1, i64 0, i64 0 %tmp5 = load <3 x float>, <3 x float>* @g0, align 16 %tmp6 = extractelement <3 x float> %tmp5, i64 0 store float %tmp6, float* %tmp4 %tmp7 = getelementptr inbounds float, float* %tmp4, i64 1 %tmp8 = load <3 x float>, <3 x float>* @g0, align 16 %tmp9 = extractelement <3 x float> %tmp8, i64 1 store float %tmp9, float* %tmp7 ret void; } ; PR21711 - Merge vector stores into wider vector stores. ; On Cyclone, the stores should not get merged into a 16-byte store because ; unaligned 16-byte stores are slow. This test would infinite loop when ; the fastness of unaligned accesses was not specified correctly. define void @merge_vec_extract_stores(<4 x float> %v1, <2 x float>* %ptr) { ; CHECK-LABEL: merge_vec_extract_stores: ; CHECK: // %bb.0: ; CHECK-NEXT: stur q0, [x0, #24] ; CHECK-NEXT: ret %idx0 = getelementptr inbounds <2 x float>, <2 x float>* %ptr, i64 3 %idx1 = getelementptr inbounds <2 x float>, <2 x float>* %ptr, i64 4 %shuffle0 = shufflevector <4 x float> %v1, <4 x float> undef, <2 x i32> %shuffle1 = shufflevector <4 x float> %v1, <4 x float> undef, <2 x i32> store <2 x float> %shuffle0, <2 x float>* %idx0, align 8 store <2 x float> %shuffle1, <2 x float>* %idx1, align 8 ret void }