//===-- SIInstrInfo.td - SI Instruction Infos -------------*- tablegen -*--===// // // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. // See https://llvm.org/LICENSE.txt for license information. // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception // //===----------------------------------------------------------------------===// def isWave32 : Predicate<"Subtarget->getWavefrontSize() == 32">, AssemblerPredicate <(all_of FeatureWavefrontSize32)>; def isWave64 : Predicate<"Subtarget->getWavefrontSize() == 64">, AssemblerPredicate <(all_of FeatureWavefrontSize64)>; class GCNPredicateControl : PredicateControl { Predicate SIAssemblerPredicate = isGFX6GFX7; Predicate VIAssemblerPredicate = isGFX8GFX9; } // Execpt for the NONE field, this must be kept in sync with the // SIEncodingFamily enum in AMDGPUInstrInfo.cpp def SIEncodingFamily { int NONE = -1; int SI = 0; int VI = 1; int SDWA = 2; int SDWA9 = 3; int GFX80 = 4; int GFX9 = 5; int GFX10 = 6; int SDWA10 = 7; } //===----------------------------------------------------------------------===// // SI DAG Nodes //===----------------------------------------------------------------------===// def AMDGPUclamp : SDNode<"AMDGPUISD::CLAMP", SDTFPUnaryOp>; def SIsbuffer_load : SDNode<"AMDGPUISD::SBUFFER_LOAD", SDTypeProfile<1, 3, [SDTCisVT<1, v4i32>, SDTCisVT<2, i32>, SDTCisVT<3, i32>]>, [SDNPMayLoad, SDNPMemOperand] >; def SIds_ordered_count : SDNode<"AMDGPUISD::DS_ORDERED_COUNT", SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisVT<1, i32>, SDTCisVT<2, i16>]>, [SDNPMayLoad, SDNPMayStore, SDNPMemOperand, SDNPHasChain, SDNPInGlue] >; def SIatomic_inc : SDNode<"AMDGPUISD::ATOMIC_INC", SDTAtomic2, [SDNPMayLoad, SDNPMayStore, SDNPMemOperand, SDNPHasChain] >; def SIatomic_dec : SDNode<"AMDGPUISD::ATOMIC_DEC", SDTAtomic2, [SDNPMayLoad, SDNPMayStore, SDNPMemOperand, SDNPHasChain] >; def SDTAtomic2_f32 : SDTypeProfile<1, 2, [ SDTCisSameAs<0,2>, SDTCisFP<0>, SDTCisPtrTy<1> ]>; def SIatomic_fmin : SDNode<"AMDGPUISD::ATOMIC_LOAD_FMIN", SDTAtomic2_f32, [SDNPMayLoad, SDNPMayStore, SDNPMemOperand, SDNPHasChain] >; def SIatomic_fmax : SDNode<"AMDGPUISD::ATOMIC_LOAD_FMAX", SDTAtomic2_f32, [SDNPMayLoad, SDNPMayStore, SDNPMemOperand, SDNPHasChain] >; // load_d16_{lo|hi} ptr, tied_input def SIload_d16 : SDTypeProfile<1, 2, [ SDTCisPtrTy<1>, SDTCisSameAs<0, 2> ]>; def SDTtbuffer_load : SDTypeProfile<1, 8, [ // vdata SDTCisVT<1, v4i32>, // rsrc SDTCisVT<2, i32>, // vindex(VGPR) SDTCisVT<3, i32>, // voffset(VGPR) SDTCisVT<4, i32>, // soffset(SGPR) SDTCisVT<5, i32>, // offset(imm) SDTCisVT<6, i32>, // format(imm) SDTCisVT<7, i32>, // cachepolicy, swizzled buffer(imm) SDTCisVT<8, i1> // idxen(imm) ]>; def SItbuffer_load : SDNode<"AMDGPUISD::TBUFFER_LOAD_FORMAT", SDTtbuffer_load, [SDNPMayLoad, SDNPMemOperand, SDNPHasChain]>; def SItbuffer_load_d16 : SDNode<"AMDGPUISD::TBUFFER_LOAD_FORMAT_D16", SDTtbuffer_load, [SDNPMayLoad, SDNPMemOperand, SDNPHasChain]>; def SDTtbuffer_store : SDTypeProfile<0, 9, [ // vdata SDTCisVT<1, v4i32>, // rsrc SDTCisVT<2, i32>, // vindex(VGPR) SDTCisVT<3, i32>, // voffset(VGPR) SDTCisVT<4, i32>, // soffset(SGPR) SDTCisVT<5, i32>, // offset(imm) SDTCisVT<6, i32>, // format(imm) SDTCisVT<7, i32>, // cachepolicy, swizzled buffer(imm) SDTCisVT<8, i1> // idxen(imm) ]>; def SItbuffer_store : SDNode<"AMDGPUISD::TBUFFER_STORE_FORMAT", SDTtbuffer_store, [SDNPMayStore, SDNPMemOperand, SDNPHasChain]>; def SItbuffer_store_d16 : SDNode<"AMDGPUISD::TBUFFER_STORE_FORMAT_D16", SDTtbuffer_store, [SDNPMayStore, SDNPMemOperand, SDNPHasChain]>; def SDTBufferLoad : SDTypeProfile<1, 7, [ // vdata SDTCisVT<1, v4i32>, // rsrc SDTCisVT<2, i32>, // vindex(VGPR) SDTCisVT<3, i32>, // voffset(VGPR) SDTCisVT<4, i32>, // soffset(SGPR) SDTCisVT<5, i32>, // offset(imm) SDTCisVT<6, i32>, // cachepolicy, swizzled buffer(imm) SDTCisVT<7, i1>]>; // idxen(imm) def SIbuffer_load : SDNode <"AMDGPUISD::BUFFER_LOAD", SDTBufferLoad, [SDNPMemOperand, SDNPHasChain, SDNPMayLoad]>; def SIbuffer_load_ubyte : SDNode <"AMDGPUISD::BUFFER_LOAD_UBYTE", SDTBufferLoad, [SDNPMemOperand, SDNPHasChain, SDNPMayLoad]>; def SIbuffer_load_ushort : SDNode <"AMDGPUISD::BUFFER_LOAD_USHORT", SDTBufferLoad, [SDNPMemOperand, SDNPHasChain, SDNPMayLoad]>; def SIbuffer_load_byte : SDNode <"AMDGPUISD::BUFFER_LOAD_BYTE", SDTBufferLoad, [SDNPMemOperand, SDNPHasChain, SDNPMayLoad]>; def SIbuffer_load_short: SDNode <"AMDGPUISD::BUFFER_LOAD_SHORT", SDTBufferLoad, [SDNPMemOperand, SDNPHasChain, SDNPMayLoad]>; def SIbuffer_load_format : SDNode <"AMDGPUISD::BUFFER_LOAD_FORMAT", SDTBufferLoad, [SDNPMemOperand, SDNPHasChain, SDNPMayLoad]>; def SIbuffer_load_format_d16 : SDNode <"AMDGPUISD::BUFFER_LOAD_FORMAT_D16", SDTBufferLoad, [SDNPMemOperand, SDNPHasChain, SDNPMayLoad]>; def SDTBufferStore : SDTypeProfile<0, 8, [ // vdata SDTCisVT<1, v4i32>, // rsrc SDTCisVT<2, i32>, // vindex(VGPR) SDTCisVT<3, i32>, // voffset(VGPR) SDTCisVT<4, i32>, // soffset(SGPR) SDTCisVT<5, i32>, // offset(imm) SDTCisVT<6, i32>, // cachepolicy, swizzled buffer(imm) SDTCisVT<7, i1>]>; // idxen(imm) def SIbuffer_store : SDNode <"AMDGPUISD::BUFFER_STORE", SDTBufferStore, [SDNPMayStore, SDNPMemOperand, SDNPHasChain]>; def SIbuffer_store_byte: SDNode <"AMDGPUISD::BUFFER_STORE_BYTE", SDTBufferStore, [SDNPMayStore, SDNPMemOperand, SDNPHasChain]>; def SIbuffer_store_short : SDNode <"AMDGPUISD::BUFFER_STORE_SHORT", SDTBufferStore, [SDNPMayStore, SDNPMemOperand, SDNPHasChain]>; def SIbuffer_store_format : SDNode <"AMDGPUISD::BUFFER_STORE_FORMAT", SDTBufferStore, [SDNPMayStore, SDNPMemOperand, SDNPHasChain]>; def SIbuffer_store_format_d16 : SDNode <"AMDGPUISD::BUFFER_STORE_FORMAT_D16", SDTBufferStore, [SDNPMayStore, SDNPMemOperand, SDNPHasChain]>; class SDBufferAtomic : SDNode , // rsrc SDTCisVT<3, i32>, // vindex(VGPR) SDTCisVT<4, i32>, // voffset(VGPR) SDTCisVT<5, i32>, // soffset(SGPR) SDTCisVT<6, i32>, // offset(imm) SDTCisVT<7, i32>, // cachepolicy(imm) SDTCisVT<8, i1>]>, // idxen(imm) [SDNPMemOperand, SDNPHasChain, SDNPMayLoad, SDNPMayStore] >; def SIbuffer_atomic_swap : SDBufferAtomic <"AMDGPUISD::BUFFER_ATOMIC_SWAP">; def SIbuffer_atomic_add : SDBufferAtomic <"AMDGPUISD::BUFFER_ATOMIC_ADD">; def SIbuffer_atomic_sub : SDBufferAtomic <"AMDGPUISD::BUFFER_ATOMIC_SUB">; def SIbuffer_atomic_smin : SDBufferAtomic <"AMDGPUISD::BUFFER_ATOMIC_SMIN">; def SIbuffer_atomic_umin : SDBufferAtomic <"AMDGPUISD::BUFFER_ATOMIC_UMIN">; def SIbuffer_atomic_smax : SDBufferAtomic <"AMDGPUISD::BUFFER_ATOMIC_SMAX">; def SIbuffer_atomic_umax : SDBufferAtomic <"AMDGPUISD::BUFFER_ATOMIC_UMAX">; def SIbuffer_atomic_and : SDBufferAtomic <"AMDGPUISD::BUFFER_ATOMIC_AND">; def SIbuffer_atomic_or : SDBufferAtomic <"AMDGPUISD::BUFFER_ATOMIC_OR">; def SIbuffer_atomic_xor : SDBufferAtomic <"AMDGPUISD::BUFFER_ATOMIC_XOR">; def SIbuffer_atomic_inc : SDBufferAtomic <"AMDGPUISD::BUFFER_ATOMIC_INC">; def SIbuffer_atomic_dec : SDBufferAtomic <"AMDGPUISD::BUFFER_ATOMIC_DEC">; def SIbuffer_atomic_csub : SDBufferAtomic <"AMDGPUISD::BUFFER_ATOMIC_CSUB">; def SIbuffer_atomic_fadd : SDBufferAtomic <"AMDGPUISD::BUFFER_ATOMIC_FADD">; def SIbuffer_atomic_cmpswap : SDNode <"AMDGPUISD::BUFFER_ATOMIC_CMPSWAP", SDTypeProfile<1, 9, [SDTCisVT<0, i32>, // dst SDTCisVT<1, i32>, // src SDTCisVT<2, i32>, // cmp SDTCisVT<3, v4i32>, // rsrc SDTCisVT<4, i32>, // vindex(VGPR) SDTCisVT<5, i32>, // voffset(VGPR) SDTCisVT<6, i32>, // soffset(SGPR) SDTCisVT<7, i32>, // offset(imm) SDTCisVT<8, i32>, // cachepolicy(imm) SDTCisVT<9, i1>]>, // idxen(imm) [SDNPMemOperand, SDNPHasChain, SDNPMayLoad, SDNPMayStore] >; class SDGlobalAtomicNoRtn : SDNode , // vaddr SDTCisVT<1, ty>]>, // vdata [SDNPMemOperand, SDNPHasChain, SDNPMayLoad, SDNPMayStore] >; def SIpc_add_rel_offset : SDNode<"AMDGPUISD::PC_ADD_REL_OFFSET", SDTypeProfile<1, 2, [SDTCisVT<0, iPTR>, SDTCisSameAs<0,1>, SDTCisSameAs<0,2>]> >; def SIlds : SDNode<"AMDGPUISD::LDS", SDTypeProfile<1, 1, [SDTCisVT<0, iPTR>, SDTCisSameAs<0,1>]> >; def SIload_d16_lo : SDNode<"AMDGPUISD::LOAD_D16_LO", SIload_d16, [SDNPMayLoad, SDNPMemOperand, SDNPHasChain] >; def SIload_d16_lo_u8 : SDNode<"AMDGPUISD::LOAD_D16_LO_U8", SIload_d16, [SDNPMayLoad, SDNPMemOperand, SDNPHasChain] >; def SIload_d16_lo_i8 : SDNode<"AMDGPUISD::LOAD_D16_LO_I8", SIload_d16, [SDNPMayLoad, SDNPMemOperand, SDNPHasChain] >; def SIload_d16_hi : SDNode<"AMDGPUISD::LOAD_D16_HI", SIload_d16, [SDNPMayLoad, SDNPMemOperand, SDNPHasChain] >; def SIload_d16_hi_u8 : SDNode<"AMDGPUISD::LOAD_D16_HI_U8", SIload_d16, [SDNPMayLoad, SDNPMemOperand, SDNPHasChain] >; def SIload_d16_hi_i8 : SDNode<"AMDGPUISD::LOAD_D16_HI_I8", SIload_d16, [SDNPMayLoad, SDNPMemOperand, SDNPHasChain] >; def SIdenorm_mode : SDNode<"AMDGPUISD::DENORM_MODE", SDTypeProfile<0 ,1, [SDTCisInt<0>]>, [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue] >; //===----------------------------------------------------------------------===// // ValueType helpers //===----------------------------------------------------------------------===// // Returns 1 if the source arguments have modifiers, 0 if they do not. // XXX - do f16 instructions? class isFloatType { bit ret = !or(!eq(SrcVT.Value, f16.Value), !eq(SrcVT.Value, f32.Value), !eq(SrcVT.Value, f64.Value), !eq(SrcVT.Value, v2f16.Value), !eq(SrcVT.Value, v4f16.Value), !eq(SrcVT.Value, v2f32.Value), !eq(SrcVT.Value, v2f64.Value)); } class isIntType { bit ret = !or(!eq(SrcVT.Value, i16.Value), !eq(SrcVT.Value, i32.Value), !eq(SrcVT.Value, i64.Value)); } class isPackedType { bit ret = !or(!eq(SrcVT.Value, v2i16.Value), !eq(SrcVT.Value, v2f16.Value), !eq(SrcVT.Value, v4f16.Value)); } //===----------------------------------------------------------------------===// // PatFrags for global memory operations //===----------------------------------------------------------------------===// foreach as = [ "global", "flat", "constant", "local", "private", "region" ] in { let AddressSpaces = !cast("LoadAddress_"#as).AddrSpaces in { defm atomic_inc_#as : binary_atomic_op; defm atomic_dec_#as : binary_atomic_op; defm atomic_load_fmin_#as : binary_atomic_op; defm atomic_load_fmax_#as : binary_atomic_op; } // End let AddressSpaces = ... } // End foreach AddrSpace //===----------------------------------------------------------------------===// // SDNodes PatFrags for loads/stores with a glue input. // This is for SDNodes and PatFrag for local loads and stores to // enable s_mov_b32 m0, -1 to be glued to the memory instructions. // // These mirror the regular load/store PatFrags and rely on special // processing during Select() to add the glued copy. // //===----------------------------------------------------------------------===// def AMDGPUld_glue : SDNode <"ISD::LOAD", SDTLoad, [SDNPHasChain, SDNPMayLoad, SDNPMemOperand, SDNPInGlue] >; def AMDGPUatomic_ld_glue : SDNode <"ISD::ATOMIC_LOAD", SDTAtomicLoad, [SDNPHasChain, SDNPMayLoad, SDNPMemOperand, SDNPInGlue] >; def unindexedload_glue : PatFrag <(ops node:$ptr), (AMDGPUld_glue node:$ptr)> { let IsLoad = 1; let IsUnindexed = 1; } def load_glue : PatFrag <(ops node:$ptr), (unindexedload_glue node:$ptr)> { let IsLoad = 1; let IsNonExtLoad = 1; } def atomic_load_32_glue : PatFrag<(ops node:$ptr), (AMDGPUatomic_ld_glue node:$ptr)> { let IsAtomic = 1; let MemoryVT = i32; } def atomic_load_64_glue : PatFrag<(ops node:$ptr), (AMDGPUatomic_ld_glue node:$ptr)> { let IsAtomic = 1; let MemoryVT = i64; } def extload_glue : PatFrag<(ops node:$ptr), (unindexedload_glue node:$ptr)> { let IsLoad = 1; let IsAnyExtLoad = 1; } def sextload_glue : PatFrag<(ops node:$ptr), (unindexedload_glue node:$ptr)> { let IsLoad = 1; let IsSignExtLoad = 1; } def zextload_glue : PatFrag<(ops node:$ptr), (unindexedload_glue node:$ptr)> { let IsLoad = 1; let IsZeroExtLoad = 1; } def extloadi8_glue : PatFrag<(ops node:$ptr), (extload_glue node:$ptr)> { let IsLoad = 1; let MemoryVT = i8; } def zextloadi8_glue : PatFrag<(ops node:$ptr), (zextload_glue node:$ptr)> { let IsLoad = 1; let MemoryVT = i8; } def extloadi16_glue : PatFrag<(ops node:$ptr), (extload_glue node:$ptr)> { let IsLoad = 1; let MemoryVT = i16; } def zextloadi16_glue : PatFrag<(ops node:$ptr), (zextload_glue node:$ptr)> { let IsLoad = 1; let MemoryVT = i16; } def sextloadi8_glue : PatFrag<(ops node:$ptr), (sextload_glue node:$ptr)> { let IsLoad = 1; let MemoryVT = i8; } def sextloadi16_glue : PatFrag<(ops node:$ptr), (sextload_glue node:$ptr)> { let IsLoad = 1; let MemoryVT = i16; } let IsLoad = 1, AddressSpaces = LoadAddress_local.AddrSpaces in { def load_local_m0 : PatFrag<(ops node:$ptr), (load_glue node:$ptr)> { let IsNonExtLoad = 1; } let MemoryVT = i8 in { def extloadi8_local_m0 : PatFrag<(ops node:$ptr), (extloadi8_glue node:$ptr)>; def sextloadi8_local_m0 : PatFrag<(ops node:$ptr), (sextloadi8_glue node:$ptr)>; def zextloadi8_local_m0 : PatFrag<(ops node:$ptr), (zextloadi8_glue node:$ptr)>; } let MemoryVT = i16 in { def extloadi16_local_m0 : PatFrag<(ops node:$ptr), (extloadi16_glue node:$ptr)>; def sextloadi16_local_m0 : PatFrag<(ops node:$ptr), (sextloadi16_glue node:$ptr)>; def zextloadi16_local_m0 : PatFrag<(ops node:$ptr), (zextloadi16_glue node:$ptr)>; } def load_align8_local_m0 : PatFrag<(ops node:$ptr), (load_local_m0 node:$ptr)>, Aligned<8> { let IsLoad = 1; let IsNonExtLoad = 1; } def load_align16_local_m0 : PatFrag<(ops node:$ptr), (load_local_m0 node:$ptr)>, Aligned<16> { let IsLoad = 1; let IsNonExtLoad = 1; } } // End IsLoad = 1 let IsAtomic = 1, AddressSpaces = LoadAddress_local.AddrSpaces in { def atomic_load_32_local_m0 : PatFrag<(ops node:$ptr), (atomic_load_32_glue node:$ptr)> { let MemoryVT = i32; } def atomic_load_64_local_m0 : PatFrag<(ops node:$ptr), (atomic_load_64_glue node:$ptr)> { let MemoryVT = i64; } } // End let AddressSpaces = LoadAddress_local.AddrSpaces def AMDGPUst_glue : SDNode <"ISD::STORE", SDTStore, [SDNPHasChain, SDNPMayStore, SDNPMemOperand, SDNPInGlue] >; def AMDGPUatomic_st_glue : SDNode <"ISD::ATOMIC_STORE", SDTAtomicStore, [SDNPHasChain, SDNPMayStore, SDNPMemOperand, SDNPInGlue] >; def unindexedstore_glue : PatFrag<(ops node:$val, node:$ptr), (AMDGPUst_glue node:$val, node:$ptr)> { let IsStore = 1; let IsUnindexed = 1; } def store_glue : PatFrag<(ops node:$val, node:$ptr), (unindexedstore_glue node:$val, node:$ptr)> { let IsStore = 1; let IsTruncStore = 0; } def truncstore_glue : PatFrag<(ops node:$val, node:$ptr), (unindexedstore_glue node:$val, node:$ptr)> { let IsStore = 1; let IsTruncStore = 1; } def truncstorei8_glue : PatFrag<(ops node:$val, node:$ptr), (truncstore_glue node:$val, node:$ptr)> { let IsStore = 1; let MemoryVT = i8; } def truncstorei16_glue : PatFrag<(ops node:$val, node:$ptr), (truncstore_glue node:$val, node:$ptr)> { let IsStore = 1; let MemoryVT = i16; } let IsStore = 1, AddressSpaces = StoreAddress_local.AddrSpaces in { def store_local_m0 : PatFrag<(ops node:$val, node:$ptr), (store_glue node:$val, node:$ptr)> { let IsStore = 1; let IsTruncStore = 0; } def truncstorei8_local_m0 : PatFrag<(ops node:$val, node:$ptr), (unindexedstore_glue node:$val, node:$ptr)> { let IsStore = 1; let MemoryVT = i8; } def truncstorei16_local_m0 : PatFrag<(ops node:$val, node:$ptr), (unindexedstore_glue node:$val, node:$ptr)> { let IsStore = 1; let MemoryVT = i16; } } def store_align8_local_m0 : PatFrag <(ops node:$value, node:$ptr), (store_local_m0 node:$value, node:$ptr)>, Aligned<8> { let IsStore = 1; let IsTruncStore = 0; } def store_align16_local_m0 : PatFrag <(ops node:$value, node:$ptr), (store_local_m0 node:$value, node:$ptr)>, Aligned<16> { let IsStore = 1; let IsTruncStore = 0; } let AddressSpaces = StoreAddress_local.AddrSpaces in { def atomic_store_local_32_m0 : PatFrag < (ops node:$value, node:$ptr), (AMDGPUatomic_st_glue node:$value, node:$ptr)> { let IsAtomic = 1; let MemoryVT = i32; } def atomic_store_local_64_m0 : PatFrag < (ops node:$value, node:$ptr), (AMDGPUatomic_st_glue node:$value, node:$ptr)> { let IsAtomic = 1; let MemoryVT = i64; } } // End let AddressSpaces = StoreAddress_local.AddrSpaces def si_setcc_uniform : PatFrag < (ops node:$lhs, node:$rhs, node:$cond), (setcc node:$lhs, node:$rhs, node:$cond), [{ for (SDNode *Use : N->uses()) { if (Use->isMachineOpcode() || Use->getOpcode() != ISD::CopyToReg) return false; unsigned Reg = cast(Use->getOperand(1))->getReg(); if (Reg != AMDGPU::SCC) return false; } return true; }]>; //===----------------------------------------------------------------------===// // SDNodes PatFrags for a16 loads and stores with 3 components. // v3f16/v3i16 is widened to v4f16/v4i16, so we need to match on the memory // load/store size. //===----------------------------------------------------------------------===// class mubuf_intrinsic_load : PatFrag < (ops node:$rsrc, node:$vindex, node:$voffset, node:$soffset, node:$offset, node:$auxiliary, node:$idxen), (name node:$rsrc, node:$vindex, node:$voffset, node:$soffset, node:$offset, node:$auxiliary, node:$idxen)> { let IsLoad = 1; let MemoryVT = vt; } class mubuf_intrinsic_store : PatFrag < (ops node:$vdata, node:$rsrc, node:$vindex, node:$voffset, node:$soffset, node:$offset, node:$auxiliary, node:$idxen), (name node:$vdata, node:$rsrc, node:$vindex, node:$voffset, node:$soffset, node:$offset, node:$auxiliary, node:$idxen)> { let IsStore = 1; let MemoryVT = vt; } class mtbuf_intrinsic_load : PatFrag < (ops node:$rsrc, node:$vindex, node:$voffset, node:$soffset, node:$offset, node:$format, node:$auxiliary, node:$idxen), (name node:$rsrc, node:$vindex, node:$voffset, node:$soffset, node:$offset, node:$format, node:$auxiliary, node:$idxen)> { let IsLoad = 1; let MemoryVT = vt; } class mtbuf_intrinsic_store : PatFrag < (ops node:$vdata, node:$rsrc, node:$vindex, node:$voffset, node:$soffset, node:$offset, node:$format, node:$auxiliary, node:$idxen), (name node:$vdata, node:$rsrc, node:$vindex, node:$voffset, node:$soffset, node:$offset, node:$format, node:$auxiliary, node:$idxen)> { let IsStore = 1; let MemoryVT = vt; } //===----------------------------------------------------------------------===// // SDNodes PatFrags for d16 loads //===----------------------------------------------------------------------===// class LoadD16Frag : PatFrag< (ops node:$ptr, node:$tied_in), (op node:$ptr, node:$tied_in)> { let IsLoad = 1; } foreach as = [ "global", "flat", "constant", "local", "private", "region" ] in { let AddressSpaces = !cast("LoadAddress_"#as).AddrSpaces in { def load_d16_hi_#as : LoadD16Frag ; def az_extloadi8_d16_hi_#as : LoadD16Frag { let MemoryVT = i8; } def sextloadi8_d16_hi_#as : LoadD16Frag { let MemoryVT = i8; } def load_d16_lo_#as : LoadD16Frag ; def az_extloadi8_d16_lo_#as : LoadD16Frag { let MemoryVT = i8; } def sextloadi8_d16_lo_#as : LoadD16Frag { let MemoryVT = i8; } } // End let AddressSpaces = ... } // End foreach AddrSpace def lshr_rev : PatFrag < (ops node:$src1, node:$src0), (srl $src0, $src1) >; def ashr_rev : PatFrag < (ops node:$src1, node:$src0), (sra $src0, $src1) >; def lshl_rev : PatFrag < (ops node:$src1, node:$src0), (shl $src0, $src1) >; def add_ctpop : PatFrag < (ops node:$src0, node:$src1), (add (ctpop $src0), $src1) >; foreach I = 1-4 in { def shl#I#_add : PatFrag < (ops node:$src0, node:$src1), (add (shl_oneuse $src0, (i32 I)), $src1)> { // FIXME: Poor substitute for disabling pattern in SelectionDAG let PredicateCode = [{return false;}]; let GISelPredicateCode = [{return true;}]; } } multiclass SIAtomicM0Glue2 { def _glue : SDNode < !if(is_amdgpu, "AMDGPUISD", "ISD")#"::ATOMIC_"#op_name, tc, [SDNPHasChain, SDNPMayStore, SDNPMayLoad, SDNPMemOperand, SDNPInGlue] >; let AddressSpaces = StoreAddress_local.AddrSpaces in { defm _local_m0 : binary_atomic_op (NAME#"_glue"), IsInt>; } let AddressSpaces = StoreAddress_region.AddrSpaces in { defm _region_m0 : binary_atomic_op (NAME#"_glue"), IsInt>; } } defm atomic_load_add : SIAtomicM0Glue2 <"LOAD_ADD">; defm atomic_load_sub : SIAtomicM0Glue2 <"LOAD_SUB">; defm atomic_inc : SIAtomicM0Glue2 <"INC", 1>; defm atomic_dec : SIAtomicM0Glue2 <"DEC", 1>; defm atomic_load_and : SIAtomicM0Glue2 <"LOAD_AND">; defm atomic_load_min : SIAtomicM0Glue2 <"LOAD_MIN">; defm atomic_load_max : SIAtomicM0Glue2 <"LOAD_MAX">; defm atomic_load_or : SIAtomicM0Glue2 <"LOAD_OR">; defm atomic_load_xor : SIAtomicM0Glue2 <"LOAD_XOR">; defm atomic_load_umin : SIAtomicM0Glue2 <"LOAD_UMIN">; defm atomic_load_umax : SIAtomicM0Glue2 <"LOAD_UMAX">; defm atomic_swap : SIAtomicM0Glue2 <"SWAP">; defm atomic_load_fadd : SIAtomicM0Glue2 <"LOAD_FADD", 0, SDTAtomic2_f32, 0>; defm atomic_load_fmin : SIAtomicM0Glue2 <"LOAD_FMIN", 1, SDTAtomic2_f32, 0>; defm atomic_load_fmax : SIAtomicM0Glue2 <"LOAD_FMAX", 1, SDTAtomic2_f32, 0>; def as_i1timm : SDNodeXFormgetTargetConstant(N->getZExtValue(), SDLoc(N), MVT::i1); }]>; def as_i8imm : SDNodeXFormgetTargetConstant(N->getZExtValue(), SDLoc(N), MVT::i8); }]>; def as_i8timm : SDNodeXFormgetTargetConstant(N->getSExtValue(), SDLoc(N), MVT::i16); }]>; def as_i16imm : SDNodeXFormgetTargetConstant(N->getSExtValue(), SDLoc(N), MVT::i16); }]>; def as_i16timm : SDNodeXFormgetTargetConstant(N->getSExtValue(), SDLoc(N), MVT::i16); }]>; def as_i32imm: SDNodeXFormgetTargetConstant(N->getSExtValue(), SDLoc(N), MVT::i32); }]>; def as_i32timm: SDNodeXFormgetTargetConstant(N->getSExtValue(), SDLoc(N), MVT::i32); }]>; def as_i64imm: SDNodeXFormgetTargetConstant(N->getSExtValue(), SDLoc(N), MVT::i64); }]>; def cond_as_i32imm: SDNodeXFormgetTargetConstant(N->get(), SDLoc(N), MVT::i32); }]>; // Copied from the AArch64 backend: def bitcast_fpimm_to_i32 : SDNodeXFormgetTargetConstant( N->getValueAPF().bitcastToAPInt().getZExtValue(), SDLoc(N), MVT::i32); }]>; def frameindex_to_targetframeindex : SDNodeXForm(N); return CurDAG->getTargetFrameIndex(FI->getIndex(), MVT::i32); }]>; // Copied from the AArch64 backend: def bitcast_fpimm_to_i64 : SDNodeXFormgetTargetConstant( N->getValueAPF().bitcastToAPInt().getZExtValue(), SDLoc(N), MVT::i64); }]>; class bitextract_imm : SDNodeXFormgetZExtValue(); unsigned Bit = (Imm >> }] # bitnum # [{ ) & 1; return CurDAG->getTargetConstant(Bit, SDLoc(N), MVT::i1); }]>; def SIMM16bit : ImmLeaf (Imm);}] >; def UIMM16bit : ImmLeaf (Imm);}] >; def i64imm_32bit : ImmLeaf(Imm); }]>; def InlineImm16 : ImmLeaf; def InlineImm32 : ImmLeaf; def InlineImm64 : ImmLeaf; def InlineImmFP32 : FPImmLeaf; def InlineImmFP64 : FPImmLeaf; class VGPRImm : PatLeaf; def NegateImm : SDNodeXFormgetConstant(-N->getSExtValue(), SDLoc(N), MVT::i32); }]>; // TODO: When FP inline imm values work? def NegSubInlineConst32 : ImmLeaf= -64; }], NegateImm>; def NegSubInlineIntConst16 : ImmLeaf= -64; }], NegateImm>; def ShiftAmt32Imm : ImmLeaf ; def getNegV2I16Imm : SDNodeXForm; def NegSubInlineConstV216 : PatLeaf<(build_vector), [{ assert(N->getNumOperands() == 2); assert(N->getOperand(0).getValueType().getSizeInBits() == 16); SDValue Src0 = N->getOperand(0); SDValue Src1 = N->getOperand(1); if (Src0 == Src1) return isNegInlineImmediate(Src0.getNode()); return (isNullConstantOrUndef(Src0) && isNegInlineImmediate(Src1.getNode())) || (isNullConstantOrUndef(Src1) && isNegInlineImmediate(Src0.getNode())); }], getNegV2I16Imm>; //===----------------------------------------------------------------------===// // MUBUF/SMEM Patterns //===----------------------------------------------------------------------===// def extract_glc : SDNodeXFormgetTargetConstant(N->getZExtValue() & 1, SDLoc(N), MVT::i8); }]>; def extract_slc : SDNodeXFormgetTargetConstant((N->getZExtValue() >> 1) & 1, SDLoc(N), MVT::i8); }]>; def extract_dlc : SDNodeXFormgetTargetConstant((N->getZExtValue() >> 2) & 1, SDLoc(N), MVT::i8); }]>; def extract_swz : SDNodeXFormgetTargetConstant((N->getZExtValue() >> 3) & 1, SDLoc(N), MVT::i8); }]>; //===----------------------------------------------------------------------===// // Custom Operands //===----------------------------------------------------------------------===// def SoppBrTarget : AsmOperandClass { let Name = "SoppBrTarget"; let ParserMethod = "parseSOppBrTarget"; } def sopp_brtarget : Operand { let EncoderMethod = "getSOPPBrEncoding"; let DecoderMethod = "decodeSoppBrTarget"; let OperandType = "OPERAND_PCREL"; let ParserMatchClass = SoppBrTarget; } def si_ga : Operand; def InterpSlotMatchClass : AsmOperandClass { let Name = "InterpSlot"; let PredicateMethod = "isInterpSlot"; let ParserMethod = "parseInterpSlot"; let RenderMethod = "addImmOperands"; } def InterpSlot : Operand { let PrintMethod = "printInterpSlot"; let ParserMatchClass = InterpSlotMatchClass; let OperandType = "OPERAND_IMMEDIATE"; } def AttrMatchClass : AsmOperandClass { let Name = "Attr"; let PredicateMethod = "isInterpAttr"; let ParserMethod = "parseInterpAttr"; let RenderMethod = "addImmOperands"; } // It appears to be necessary to create a separate operand for this to // be able to parse attr with no space. def Attr : Operand { let PrintMethod = "printInterpAttr"; let ParserMatchClass = AttrMatchClass; let OperandType = "OPERAND_IMMEDIATE"; } def AttrChanMatchClass : AsmOperandClass { let Name = "AttrChan"; let PredicateMethod = "isAttrChan"; let RenderMethod = "addImmOperands"; } def AttrChan : Operand { let PrintMethod = "printInterpAttrChan"; let ParserMatchClass = AttrChanMatchClass; let OperandType = "OPERAND_IMMEDIATE"; } def SendMsgMatchClass : AsmOperandClass { let Name = "SendMsg"; let PredicateMethod = "isSendMsg"; let ParserMethod = "parseSendMsgOp"; let RenderMethod = "addImmOperands"; } def SwizzleMatchClass : AsmOperandClass { let Name = "Swizzle"; let PredicateMethod = "isSwizzle"; let ParserMethod = "parseSwizzleOp"; let RenderMethod = "addImmOperands"; let IsOptional = 1; } def EndpgmMatchClass : AsmOperandClass { let Name = "EndpgmImm"; let PredicateMethod = "isEndpgm"; let ParserMethod = "parseEndpgmOp"; let RenderMethod = "addImmOperands"; let IsOptional = 1; } def ExpTgtMatchClass : AsmOperandClass { let Name = "ExpTgt"; let PredicateMethod = "isExpTgt"; let ParserMethod = "parseExpTgt"; let RenderMethod = "printExpTgt"; } def SWaitMatchClass : AsmOperandClass { let Name = "SWaitCnt"; let RenderMethod = "addImmOperands"; let ParserMethod = "parseSWaitCntOps"; } def VReg32OrOffClass : AsmOperandClass { let Name = "VReg32OrOff"; let ParserMethod = "parseVReg32OrOff"; } let OperandType = "OPERAND_IMMEDIATE" in { def SendMsgImm : Operand { let PrintMethod = "printSendMsg"; let ParserMatchClass = SendMsgMatchClass; } def SwizzleImm : Operand { let PrintMethod = "printSwizzle"; let ParserMatchClass = SwizzleMatchClass; } def EndpgmImm : Operand { let PrintMethod = "printEndpgm"; let ParserMatchClass = EndpgmMatchClass; } def WAIT_FLAG : Operand { let ParserMatchClass = SWaitMatchClass; let PrintMethod = "printWaitFlag"; } } // End OperandType = "OPERAND_IMMEDIATE" include "SIInstrFormats.td" include "VIInstrFormats.td" def BoolReg : AsmOperandClass { let Name = "BoolReg"; let ParserMethod = "parseBoolReg"; let RenderMethod = "addRegOperands"; } class BoolRC : RegisterOperand { let ParserMatchClass = BoolReg; let DecoderMethod = "decodeBoolReg"; } def SSrc_i1 : RegisterOperand { let ParserMatchClass = BoolReg; let DecoderMethod = "decodeBoolReg"; } def VOPDstS64orS32 : BoolRC { let PrintMethod = "printVOPDst"; } // SCSrc_i1 is the operand for pseudo instructions only. // Boolean immediates shall not be exposed to codegen instructions. def SCSrc_i1 : RegisterOperand { let OperandNamespace = "AMDGPU"; let OperandType = "OPERAND_REG_IMM_INT32"; let ParserMatchClass = BoolReg; let DecoderMethod = "decodeBoolReg"; } // ===----------------------------------------------------------------------===// // ExpSrc* Special cases for exp src operands which are printed as // "off" depending on en operand. // ===----------------------------------------------------------------------===// def ExpSrc0 : RegisterOperand { let PrintMethod = "printExpSrc0"; let ParserMatchClass = VReg32OrOffClass; } def ExpSrc1 : RegisterOperand { let PrintMethod = "printExpSrc1"; let ParserMatchClass = VReg32OrOffClass; } def ExpSrc2 : RegisterOperand { let PrintMethod = "printExpSrc2"; let ParserMatchClass = VReg32OrOffClass; } def ExpSrc3 : RegisterOperand { let PrintMethod = "printExpSrc3"; let ParserMatchClass = VReg32OrOffClass; } class SDWASrc : RegisterOperand { let OperandNamespace = "AMDGPU"; string Type = !if(isFloatType.ret, "FP", "INT"); let OperandType = "OPERAND_REG_INLINE_C_"#Type#vt.Size; let DecoderMethod = "decodeSDWASrc"#vt.Size; let EncoderMethod = "getSDWASrcEncoding"; } def SDWASrc_i32 : SDWASrc; def SDWASrc_i16 : SDWASrc; def SDWASrc_f32 : SDWASrc; def SDWASrc_f16 : SDWASrc; def SDWAVopcDst : BoolRC { let OperandNamespace = "AMDGPU"; let OperandType = "OPERAND_SDWA_VOPC_DST"; let EncoderMethod = "getSDWAVopcDstEncoding"; let DecoderMethod = "decodeSDWAVopcDst"; let PrintMethod = "printVOPDst"; } class NamedMatchClass : AsmOperandClass { let Name = "Imm"#CName; let PredicateMethod = "is"#CName; let ParserMethod = !if(Optional, "parseOptionalOperand", "parse"#CName); let RenderMethod = "addImmOperands"; let IsOptional = Optional; let DefaultMethod = !if(Optional, "default"#CName, ?); } class NamedOperandBit : Operand { let PrintMethod = "print"#Name; let ParserMatchClass = MatchClass; } class NamedOperandBit_0 : OperandWithDefaultOps { let PrintMethod = "print"#Name; let ParserMatchClass = MatchClass; } class NamedOperandBit_1 : OperandWithDefaultOps { let PrintMethod = "print"#Name; let ParserMatchClass = MatchClass; } class NamedOperandU8 : Operand { let PrintMethod = "print"#Name; let ParserMatchClass = MatchClass; } class NamedOperandU16 : Operand { let PrintMethod = "print"#Name; let ParserMatchClass = MatchClass; } class NamedOperandU32 : Operand { let PrintMethod = "print"#Name; let ParserMatchClass = MatchClass; } class NamedOperandU32_0 : OperandWithDefaultOps { let PrintMethod = "print"#Name; let ParserMatchClass = MatchClass; } class NamedOperandU32Default0 : OperandWithDefaultOps { let PrintMethod = "print"#Name; let ParserMatchClass = MatchClass; } let OperandType = "OPERAND_IMMEDIATE" in { def offen : NamedOperandBit<"Offen", NamedMatchClass<"Offen">>; def idxen : NamedOperandBit<"Idxen", NamedMatchClass<"Idxen">>; def addr64 : NamedOperandBit<"Addr64", NamedMatchClass<"Addr64">>; def flat_offset : NamedOperandU16<"FlatOffset", NamedMatchClass<"FlatOffset">>; def offset : NamedOperandU16<"Offset", NamedMatchClass<"Offset">>; def offset0 : NamedOperandU8<"Offset0", NamedMatchClass<"Offset0">>; def offset1 : NamedOperandU8<"Offset1", NamedMatchClass<"Offset1">>; def gds : NamedOperandBit<"GDS", NamedMatchClass<"GDS">>; def omod : NamedOperandU32<"OModSI", NamedMatchClass<"OModSI">>; def omod0 : NamedOperandU32_0<"OModSI", NamedMatchClass<"OModSI">>; // We need to make the cases with a default of 0 distinct from no // default to help deal with some cases where the operand appears // before a mandatory operand. def clampmod : NamedOperandBit<"ClampSI", NamedMatchClass<"ClampSI">>; def clampmod0 : NamedOperandBit_0<"ClampSI", NamedMatchClass<"ClampSI">>; def highmod : NamedOperandBit<"High", NamedMatchClass<"High">>; def DLC : NamedOperandBit<"DLC", NamedMatchClass<"DLC">>; def DLC_0 : NamedOperandBit_0<"DLC", NamedMatchClass<"DLC">>; def GLC : NamedOperandBit<"GLC", NamedMatchClass<"GLC">>; def GLC_0 : NamedOperandBit_0<"GLC", NamedMatchClass<"GLC">>; def GLC_1 : NamedOperandBit_1<"GLC", NamedMatchClass<"GLC_1">>; def SLC : NamedOperandBit<"SLC", NamedMatchClass<"SLC">>; def SLC_0 : NamedOperandBit_0<"SLC", NamedMatchClass<"SLC">>; def TFE : NamedOperandBit<"TFE", NamedMatchClass<"TFE">>; def SWZ : NamedOperandBit<"SWZ", NamedMatchClass<"SWZ">>; def UNorm : NamedOperandBit<"UNorm", NamedMatchClass<"UNorm">>; def DA : NamedOperandBit<"DA", NamedMatchClass<"DA">>; def R128A16 : NamedOperandBit<"R128A16", NamedMatchClass<"R128A16">>; def GFX10A16 : NamedOperandBit<"GFX10A16", NamedMatchClass<"GFX10A16">>; def D16 : NamedOperandBit<"D16", NamedMatchClass<"D16">>; def LWE : NamedOperandBit<"LWE", NamedMatchClass<"LWE">>; def exp_compr : NamedOperandBit<"ExpCompr", NamedMatchClass<"ExpCompr">>; def exp_vm : NamedOperandBit<"ExpVM", NamedMatchClass<"ExpVM">>; def FORMAT : NamedOperandU8<"FORMAT", NamedMatchClass<"FORMAT", 0>>; def DMask : NamedOperandU16<"DMask", NamedMatchClass<"DMask">>; def Dim : NamedOperandU8<"Dim", NamedMatchClass<"Dim", 0>>; def dpp8 : NamedOperandU32<"DPP8", NamedMatchClass<"DPP8", 0>>; def dpp_ctrl : NamedOperandU32<"DPPCtrl", NamedMatchClass<"DPPCtrl", 0>>; def row_mask : NamedOperandU32<"RowMask", NamedMatchClass<"RowMask">>; def bank_mask : NamedOperandU32<"BankMask", NamedMatchClass<"BankMask">>; def bound_ctrl : NamedOperandBit<"BoundCtrl", NamedMatchClass<"BoundCtrl">>; def FI : NamedOperandU32<"FI", NamedMatchClass<"FI">>; def dst_sel : NamedOperandU32<"SDWADstSel", NamedMatchClass<"SDWADstSel">>; def src0_sel : NamedOperandU32<"SDWASrc0Sel", NamedMatchClass<"SDWASrc0Sel">>; def src1_sel : NamedOperandU32<"SDWASrc1Sel", NamedMatchClass<"SDWASrc1Sel">>; def dst_unused : NamedOperandU32<"SDWADstUnused", NamedMatchClass<"SDWADstUnused">>; def op_sel0 : NamedOperandU32Default0<"OpSel", NamedMatchClass<"OpSel">>; def op_sel_hi0 : NamedOperandU32Default0<"OpSelHi", NamedMatchClass<"OpSelHi">>; def neg_lo0 : NamedOperandU32Default0<"NegLo", NamedMatchClass<"NegLo">>; def neg_hi0 : NamedOperandU32Default0<"NegHi", NamedMatchClass<"NegHi">>; def blgp : NamedOperandU32<"BLGP", NamedMatchClass<"BLGP">>; def cbsz : NamedOperandU32<"CBSZ", NamedMatchClass<"CBSZ">>; def abid : NamedOperandU32<"ABID", NamedMatchClass<"ABID">>; def hwreg : NamedOperandU32<"Hwreg", NamedMatchClass<"Hwreg", 0>>; def exp_tgt : NamedOperandU32<"ExpTgt", NamedMatchClass<"ExpTgt", 0>> { } } // End OperandType = "OPERAND_IMMEDIATE" class KImmMatchClass : AsmOperandClass { let Name = "KImmFP"#size; let PredicateMethod = "isKImmFP"#size; let ParserMethod = "parseImm"; let RenderMethod = "addKImmFP"#size#"Operands"; } class kimmOperand : Operand { let OperandNamespace = "AMDGPU"; let OperandType = "OPERAND_KIMM"#vt.Size; let PrintMethod = "printU"#vt.Size#"ImmOperand"; let ParserMatchClass = !cast("KImmFP"#vt.Size#"MatchClass"); } // 32-bit VALU immediate operand that uses the constant bus. def KImmFP32MatchClass : KImmMatchClass<32>; def f32kimm : kimmOperand; // 32-bit VALU immediate operand with a 16-bit value that uses the // constant bus. def KImmFP16MatchClass : KImmMatchClass<16>; def f16kimm : kimmOperand; class FPInputModsMatchClass : AsmOperandClass { let Name = "RegOrImmWithFP"#opSize#"InputMods"; let ParserMethod = "parseRegOrImmWithFPInputMods"; let PredicateMethod = "isRegOrImmWithFP"#opSize#"InputMods"; } def FP16InputModsMatchClass : FPInputModsMatchClass<16>; def FP32InputModsMatchClass : FPInputModsMatchClass<32>; def FP64InputModsMatchClass : FPInputModsMatchClass<64>; class InputMods : Operand { let OperandNamespace = "AMDGPU"; let OperandType = "OPERAND_INPUT_MODS"; let ParserMatchClass = matchClass; } class FPInputMods : InputMods { let PrintMethod = "printOperandAndFPInputMods"; } def FP16InputMods : FPInputMods; def FP32InputMods : FPInputMods; def FP64InputMods : FPInputMods; class IntInputModsMatchClass : AsmOperandClass { let Name = "RegOrImmWithInt"#opSize#"InputMods"; let ParserMethod = "parseRegOrImmWithIntInputMods"; let PredicateMethod = "isRegOrImmWithInt"#opSize#"InputMods"; } def Int32InputModsMatchClass : IntInputModsMatchClass<32>; def Int64InputModsMatchClass : IntInputModsMatchClass<64>; class IntInputMods : InputMods { let PrintMethod = "printOperandAndIntInputMods"; } def Int32InputMods : IntInputMods; def Int64InputMods : IntInputMods; class OpSelModsMatchClass : AsmOperandClass { let Name = "OpSelMods"; let ParserMethod = "parseRegOrImm"; let PredicateMethod = "isRegOrImm"; } def IntOpSelModsMatchClass : OpSelModsMatchClass; def IntOpSelMods : InputMods; class FPSDWAInputModsMatchClass : AsmOperandClass { let Name = "SDWAWithFP"#opSize#"InputMods"; let ParserMethod = "parseRegOrImmWithFPInputMods"; let PredicateMethod = "isSDWAFP"#opSize#"Operand"; } def FP16SDWAInputModsMatchClass : FPSDWAInputModsMatchClass<16>; def FP32SDWAInputModsMatchClass : FPSDWAInputModsMatchClass<32>; class FPSDWAInputMods : InputMods { let PrintMethod = "printOperandAndFPInputMods"; } def FP16SDWAInputMods : FPSDWAInputMods; def FP32SDWAInputMods : FPSDWAInputMods; def FPVRegInputModsMatchClass : AsmOperandClass { let Name = "VRegWithFPInputMods"; let ParserMethod = "parseRegWithFPInputMods"; let PredicateMethod = "isVReg32"; } def FPVRegInputMods : InputMods { let PrintMethod = "printOperandAndFPInputMods"; } class IntSDWAInputModsMatchClass : AsmOperandClass { let Name = "SDWAWithInt"#opSize#"InputMods"; let ParserMethod = "parseRegOrImmWithIntInputMods"; let PredicateMethod = "isSDWAInt"#opSize#"Operand"; } def Int16SDWAInputModsMatchClass : IntSDWAInputModsMatchClass<16>; def Int32SDWAInputModsMatchClass : IntSDWAInputModsMatchClass<32>; class IntSDWAInputMods : InputMods { let PrintMethod = "printOperandAndIntInputMods"; } def Int16SDWAInputMods : IntSDWAInputMods; def Int32SDWAInputMods : IntSDWAInputMods; def IntVRegInputModsMatchClass : AsmOperandClass { let Name = "VRegWithIntInputMods"; let ParserMethod = "parseRegWithIntInputMods"; let PredicateMethod = "isVReg32"; } def IntVRegInputMods : InputMods { let PrintMethod = "printOperandAndIntInputMods"; } class PackedFPInputModsMatchClass : AsmOperandClass { let Name = "PackedFP"#opSize#"InputMods"; let ParserMethod = "parseRegOrImm"; let PredicateMethod = "isRegOrImm"; // let PredicateMethod = "isPackedFP"#opSize#"InputMods"; } class PackedIntInputModsMatchClass : AsmOperandClass { let Name = "PackedInt"#opSize#"InputMods"; let ParserMethod = "parseRegOrImm"; let PredicateMethod = "isRegOrImm"; // let PredicateMethod = "isPackedInt"#opSize#"InputMods"; } def PackedF16InputModsMatchClass : PackedFPInputModsMatchClass<16>; def PackedI16InputModsMatchClass : PackedIntInputModsMatchClass<16>; class PackedFPInputMods : InputMods { // let PrintMethod = "printPackedFPInputMods"; } class PackedIntInputMods : InputMods { //let PrintMethod = "printPackedIntInputMods"; } def PackedF16InputMods : PackedFPInputMods; def PackedI16InputMods : PackedIntInputMods; //===----------------------------------------------------------------------===// // Complex patterns //===----------------------------------------------------------------------===// def DS1Addr1Offset : ComplexPattern; def DS64Bit4ByteAligned : ComplexPattern; def DS128Bit8ByteAligned : ComplexPattern; def MOVRELOffset : ComplexPattern; def VOP3Mods0 : ComplexPattern; def VOP3Mods : ComplexPattern; def VOP3NoMods : ComplexPattern; // VOP3Mods, but the input source is known to never be NaN. def VOP3Mods_nnan : ComplexPattern; def VOP3OMods : ComplexPattern; def VOP3PMods : ComplexPattern; def VOP3OpSel : ComplexPattern; def VOP3OpSelMods : ComplexPattern; def VOP3PMadMixMods : ComplexPattern; //===----------------------------------------------------------------------===// // SI assembler operands //===----------------------------------------------------------------------===// def SIOperand { int ZERO = 0x80; int VCC = 0x6A; int FLAT_SCR = 0x68; } // This should be kept in sync with SISrcMods enum def SRCMODS { int NONE = 0; int NEG = 1; int ABS = 2; int NEG_ABS = 3; int NEG_HI = ABS; int OP_SEL_0 = 4; int OP_SEL_1 = 8; int DST_OP_SEL = 8; } def DSTCLAMP { int NONE = 0; int ENABLE = 1; } def DSTOMOD { int NONE = 0; } def TRAPID{ int LLVM_TRAP = 2; int LLVM_DEBUG_TRAP = 3; } def HWREG { int MODE = 1; int STATUS = 2; int TRAPSTS = 3; int HW_ID = 4; int GPR_ALLOC = 5; int LDS_ALLOC = 6; int IB_STS = 7; int MEM_BASES = 15; int TBA_LO = 16; int TBA_HI = 17; int TMA_LO = 18; int TMA_HI = 19; int FLAT_SCR_LO = 20; int FLAT_SCR_HI = 21; int XNACK_MASK = 22; int POPS_PACKER = 25; int SHADER_CYCLES = 29; } class getHwRegImm { int ret = !and(!or(Reg, !shl(Offset, 6), !shl(!add(Size, -1), 11)), 65535); } //===----------------------------------------------------------------------===// // // SI Instruction multiclass helpers. // // Instructions with _32 take 32-bit operands. // Instructions with _64 take 64-bit operands. // // VOP_* instructions can use either a 32-bit or 64-bit encoding. The 32-bit // encoding is the standard encoding, but instruction that make use of // any of the instruction modifiers must use the 64-bit encoding. // // Instructions with _e32 use the 32-bit encoding. // Instructions with _e64 use the 64-bit encoding. // //===----------------------------------------------------------------------===// class SIMCInstr { string PseudoInstr = pseudo; int Subtarget = subtarget; } //===----------------------------------------------------------------------===// // Vector ALU classes //===----------------------------------------------------------------------===// class getNumSrcArgs { int ret = !if (!eq(Src0.Value, untyped.Value), 0, !if (!eq(Src1.Value, untyped.Value), 1, // VOP1 !if (!eq(Src2.Value, untyped.Value), 2, // VOP2 3))); // VOP3 } // Returns the register class to use for the destination of VOP[123C] // instructions for the given VT. class getVALUDstForVT { RegisterOperand ret = !if(!eq(VT.Size, 32), VOPDstOperand, !if(!eq(VT.Size, 128), VOPDstOperand, !if(!eq(VT.Size, 64), VOPDstOperand, !if(!eq(VT.Size, 16), VOPDstOperand, VOPDstS64orS32)))); // else VT == i1 } // Returns the register class to use for the destination of VOP[12C] // instructions with SDWA extension class getSDWADstForVT { RegisterOperand ret = !if(!eq(VT.Size, 1), SDWAVopcDst, // VOPC VOPDstOperand); // VOP1/2 32-bit dst } // Returns the register class to use for source 0 of VOP[12C] // instructions for the given VT. class getVOPSrc0ForVT { bit isFP = isFloatType.ret; RegisterOperand ret = !if(isFP, !if(!eq(VT.Size, 64), VSrc_f64, !if(!eq(VT.Value, f16.Value), VSrc_f16, !if(!eq(VT.Value, v2f16.Value), VSrc_v2f16, !if(!eq(VT.Value, v4f16.Value), AVSrc_64, VSrc_f32 ) ) ) ), !if(!eq(VT.Size, 64), VSrc_b64, !if(!eq(VT.Value, i16.Value), VSrc_b16, !if(!eq(VT.Value, v2i16.Value), VSrc_v2b16, VSrc_b32 ) ) ) ); } class getSOPSrcForVT { RegisterOperand ret = !if(!eq(VT.Size, 64), SSrc_b64, SSrc_b32); } // Returns the vreg register class to use for source operand given VT class getVregSrcForVT { RegisterClass ret = !if(!eq(VT.Size, 128), VReg_128, !if(!eq(VT.Size, 96), VReg_96, !if(!eq(VT.Size, 64), VReg_64, !if(!eq(VT.Size, 48), VReg_64, VGPR_32)))); } class getSDWASrcForVT { bit isFP = isFloatType.ret; RegisterOperand retFlt = !if(!eq(VT.Size, 16), SDWASrc_f16, SDWASrc_f32); RegisterOperand retInt = !if(!eq(VT.Size, 16), SDWASrc_i16, SDWASrc_i32); RegisterOperand ret = !if(isFP, retFlt, retInt); } // Returns the register class to use for sources of VOP3 instructions for the // given VT. class getVOP3SrcForVT { bit isFP = isFloatType.ret; RegisterOperand ret = !if(!eq(VT.Size, 128), VSrc_128, !if(!eq(VT.Size, 64), !if(isFP, VSrc_f64, VSrc_b64), !if(!eq(VT.Value, i1.Value), SSrc_i1, !if(isFP, !if(!eq(VT.Value, f16.Value), VSrc_f16, !if(!eq(VT.Value, v2f16.Value), VSrc_v2f16, !if(!eq(VT.Value, v4f16.Value), AVSrc_64, VSrc_f32 ) ) ), !if(!eq(VT.Value, i16.Value), VSrc_b16, !if(!eq(VT.Value, v2i16.Value), VSrc_v2b16, VSrc_b32 ) ) ) ) ) ); } // Float or packed int class isModifierType { bit ret = !or(!eq(SrcVT.Value, f16.Value), !eq(SrcVT.Value, f32.Value), !eq(SrcVT.Value, f64.Value), !eq(SrcVT.Value, v2f16.Value), !eq(SrcVT.Value, v2i16.Value)); } // Return type of input modifiers operand for specified input operand class getSrcMod { bit isFP = isFloatType.ret; bit isPacked = isPackedType.ret; Operand ret = !if(!eq(VT.Size, 64), !if(isFP, FP64InputMods, Int64InputMods), !if(isFP, !if(!eq(VT.Value, f16.Value), FP16InputMods, FP32InputMods ), !if(EnableF32SrcMods, FP32InputMods, Int32InputMods)) ); } class getOpSelMod { Operand ret = !if(!eq(VT.Value, f16.Value), FP16InputMods, IntOpSelMods); } // Return type of input modifiers operand specified input operand for DPP class getSrcModDPP { bit isFP = isFloatType.ret; Operand ret = !if(isFP, FPVRegInputMods, IntVRegInputMods); } // Return type of input modifiers operand specified input operand for SDWA class getSrcModSDWA { Operand ret = !if(!eq(VT.Value, f16.Value), FP16SDWAInputMods, !if(!eq(VT.Value, f32.Value), FP32SDWAInputMods, !if(!eq(VT.Value, i16.Value), Int16SDWAInputMods, Int32SDWAInputMods))); } // Returns the input arguments for VOP[12C] instructions for the given SrcVT. class getIns32 { dag ret = !if(!eq(NumSrcArgs, 1), (ins Src0RC:$src0), // VOP1 !if(!eq(NumSrcArgs, 2), (ins Src0RC:$src0, Src1RC:$src1), // VOP2 (ins))); } // Returns the input arguments for VOP3 instructions for the given SrcVT. class getIns64 { dag ret = !if (!eq(NumSrcArgs, 0), // VOP1 without input operands (V_NOP, V_CLREXCP) (ins), /* else */ !if (!eq(NumSrcArgs, 1), !if (HasModifiers, // VOP1 with modifiers (ins Src0Mod:$src0_modifiers, Src0RC:$src0, clampmod0:$clamp, omod0:$omod) /* else */, // VOP1 without modifiers !if (HasClamp, (ins Src0RC:$src0, clampmod0:$clamp), (ins Src0RC:$src0)) /* endif */ ), !if (!eq(NumSrcArgs, 2), !if (HasModifiers, // VOP 2 with modifiers !if(HasOMod, (ins Src0Mod:$src0_modifiers, Src0RC:$src0, Src1Mod:$src1_modifiers, Src1RC:$src1, clampmod0:$clamp, omod0:$omod), (ins Src0Mod:$src0_modifiers, Src0RC:$src0, Src1Mod:$src1_modifiers, Src1RC:$src1, clampmod0:$clamp)) /* else */, // VOP2 without modifiers !if (HasClamp, (ins Src0RC:$src0, Src1RC:$src1, clampmod0:$clamp), (ins Src0RC:$src0, Src1RC:$src1)) /* endif */ ) /* NumSrcArgs == 3 */, !if (HasModifiers, !if (HasSrc2Mods, // VOP3 with modifiers !if (HasOMod, (ins Src0Mod:$src0_modifiers, Src0RC:$src0, Src1Mod:$src1_modifiers, Src1RC:$src1, Src2Mod:$src2_modifiers, Src2RC:$src2, clampmod0:$clamp, omod0:$omod), !if (HasClamp, (ins Src0Mod:$src0_modifiers, Src0RC:$src0, Src1Mod:$src1_modifiers, Src1RC:$src1, Src2Mod:$src2_modifiers, Src2RC:$src2, clampmod0:$clamp), (ins Src0Mod:$src0_modifiers, Src0RC:$src0, Src1Mod:$src1_modifiers, Src1RC:$src1, Src2Mod:$src2_modifiers, Src2RC:$src2))), // VOP3 with modifiers except src2 !if (HasOMod, (ins Src0Mod:$src0_modifiers, Src0RC:$src0, Src1Mod:$src1_modifiers, Src1RC:$src1, Src2RC:$src2, clampmod0:$clamp, omod0:$omod), !if (HasClamp, (ins Src0Mod:$src0_modifiers, Src0RC:$src0, Src1Mod:$src1_modifiers, Src1RC:$src1, Src2RC:$src2, clampmod0:$clamp), (ins Src0Mod:$src0_modifiers, Src0RC:$src0, Src1Mod:$src1_modifiers, Src1RC:$src1, Src2RC:$src2)))) /* else */, // VOP3 without modifiers !if (HasClamp, (ins Src0RC:$src0, Src1RC:$src1, Src2RC:$src2, clampmod0:$clamp), (ins Src0RC:$src0, Src1RC:$src1, Src2RC:$src2)) /* endif */ )))); } class getInsVOP3Base { // getInst64 handles clamp and omod. implicit mutex between vop3p and omod dag base = getIns64 .ret; dag opsel = (ins op_sel0:$op_sel); dag vop3pFields = (ins op_sel_hi0:$op_sel_hi, neg_lo0:$neg_lo, neg_hi0:$neg_hi); dag ret = !con(base, !if(HasOpSel, opsel,(ins)), !if(IsVOP3P, vop3pFields,(ins))); } class getInsVOP3P { dag ret = getInsVOP3Base.ret; } class getInsVOP3OpSel { dag ret = getInsVOP3Base.ret; } class getInsDPPBase { dag ret = !if (!eq(NumSrcArgs, 0), // VOP1 without input operands (V_NOP) (ins ), !if (!eq(NumSrcArgs, 1), !if (HasModifiers, // VOP1_DPP with modifiers (ins DstRC:$old, Src0Mod:$src0_modifiers, Src0RC:$src0) /* else */, // VOP1_DPP without modifiers (ins DstRC:$old, Src0RC:$src0) /* endif */), !if (HasModifiers, // VOP2_DPP with modifiers (ins DstRC:$old, Src0Mod:$src0_modifiers, Src0RC:$src0, Src1Mod:$src1_modifiers, Src1RC:$src1) /* else */, // VOP2_DPP without modifiers (ins DstRC:$old, Src0RC:$src0, Src1RC:$src1) ))); } class getInsDPP { dag ret = !con(getInsDPPBase.ret, (ins dpp_ctrl:$dpp_ctrl, row_mask:$row_mask, bank_mask:$bank_mask, bound_ctrl:$bound_ctrl)); } class getInsDPP16 { dag ret = !con(getInsDPP.ret, (ins FI:$fi)); } class getInsDPP8 { dag ret = !con(getInsDPPBase.ret, (ins dpp8:$dpp8, FI:$fi)); } // Ins for SDWA class getInsSDWA { dag ret = !if(!eq(NumSrcArgs, 0), // VOP1 without input operands (V_NOP) (ins), !if(!eq(NumSrcArgs, 1), // VOP1 !if(!not(HasSDWAOMod), // VOP1_SDWA without omod (ins Src0Mod:$src0_modifiers, Src0RC:$src0, clampmod:$clamp, dst_sel:$dst_sel, dst_unused:$dst_unused, src0_sel:$src0_sel), // VOP1_SDWA with omod (ins Src0Mod:$src0_modifiers, Src0RC:$src0, clampmod:$clamp, omod:$omod, dst_sel:$dst_sel, dst_unused:$dst_unused, src0_sel:$src0_sel)), !if(!eq(NumSrcArgs, 2), !if(!eq(DstVT.Size, 1), // VOPC_SDWA (ins Src0Mod:$src0_modifiers, Src0RC:$src0, Src1Mod:$src1_modifiers, Src1RC:$src1, clampmod:$clamp, src0_sel:$src0_sel, src1_sel:$src1_sel), // VOP2_SDWA !if(!not(HasSDWAOMod), // VOP2_SDWA without omod (ins Src0Mod:$src0_modifiers, Src0RC:$src0, Src1Mod:$src1_modifiers, Src1RC:$src1, clampmod:$clamp, dst_sel:$dst_sel, dst_unused:$dst_unused, src0_sel:$src0_sel, src1_sel:$src1_sel), // VOP2_SDWA with omod (ins Src0Mod:$src0_modifiers, Src0RC:$src0, Src1Mod:$src1_modifiers, Src1RC:$src1, clampmod:$clamp, omod:$omod, dst_sel:$dst_sel, dst_unused:$dst_unused, src0_sel:$src0_sel, src1_sel:$src1_sel))), (ins)/* endif */))); } // Outs for DPP class getOutsDPP { dag ret = !if(HasDst, !if(!eq(DstVT.Size, 1), (outs), // no dst for VOPC, we use "vcc"-token as dst in SDWA VOPC instructions (outs DstRCDPP:$vdst)), (outs)); // V_NOP } // Outs for SDWA class getOutsSDWA { dag ret = !if(HasDst, !if(!eq(DstVT.Size, 1), (outs DstRCSDWA:$sdst), (outs DstRCSDWA:$vdst)), (outs)); // V_NOP } // Returns the assembly string for the inputs and outputs of a VOP[12C] // instruction. This does not add the _e32 suffix, so it can be reused // by getAsm64. class getAsm32 { string dst = !if(!eq(DstVT.Size, 1), "$sdst", "$vdst"); // use $sdst for VOPC string src0 = ", $src0"; string src1 = ", $src1"; string src2 = ", $src2"; string ret = !if(HasDst, dst, "") # !if(!eq(NumSrcArgs, 1), src0, "") # !if(!eq(NumSrcArgs, 2), src0#src1, "") # !if(!eq(NumSrcArgs, 3), src0#src1#src2, ""); } // Returns the assembly string for the inputs and outputs of a VOP3 // instruction. class getAsm64 { string dst = !if(!eq(DstVT.Size, 1), "$sdst", "$vdst"); // use $sdst for VOPC string src0 = !if(!eq(NumSrcArgs, 1), "$src0_modifiers", "$src0_modifiers,"); string src1 = !if(!eq(NumSrcArgs, 1), "", !if(!eq(NumSrcArgs, 2), " $src1_modifiers", " $src1_modifiers,")); string src2 = !if(!eq(NumSrcArgs, 3), " $src2_modifiers", ""); string iclamp = !if(HasIntClamp, "$clamp", ""); string ret = !if(!not(HasModifiers), getAsm32.ret # iclamp, dst#", "#src0#src1#src2#"$clamp"#!if(HasOMod, "$omod", "")); } // Returns the assembly string for the inputs and outputs of a VOP3P // instruction. class getAsmVOP3P { string dst = " $vdst"; string src0 = !if(!eq(NumSrcArgs, 1), "$src0", "$src0,"); string src1 = !if(!eq(NumSrcArgs, 1), "", !if(!eq(NumSrcArgs, 2), " $src1", " $src1,")); string src2 = !if(!eq(NumSrcArgs, 3), " $src2", ""); string mods = !if(HasModifiers, "$neg_lo$neg_hi", ""); string clamp = !if(HasClamp, "$clamp", ""); // Each modifier is printed as an array of bits for each operand, so // all operands are printed as part of src0_modifiers. string ret = dst#", "#src0#src1#src2#"$op_sel$op_sel_hi"#mods#clamp; } class getAsmVOP3OpSel { string dst = " $vdst"; string isrc0 = !if(!eq(NumSrcArgs, 1), "$src0", "$src0,"); string isrc1 = !if(!eq(NumSrcArgs, 1), "", !if(!eq(NumSrcArgs, 2), " $src1", " $src1,")); string isrc2 = !if(!eq(NumSrcArgs, 3), " $src2", ""); string fsrc0 = !if(!eq(NumSrcArgs, 1), "$src0_modifiers", "$src0_modifiers,"); string fsrc1 = !if(!eq(NumSrcArgs, 1), "", !if(!eq(NumSrcArgs, 2), " $src1_modifiers", " $src1_modifiers,")); string fsrc2 = !if(!eq(NumSrcArgs, 3), " $src2_modifiers", ""); string src0 = !if(Src0HasMods, fsrc0, isrc0); string src1 = !if(Src1HasMods, fsrc1, isrc1); string src2 = !if(Src2HasMods, fsrc2, isrc2); string clamp = !if(HasClamp, "$clamp", ""); string ret = dst#", "#src0#src1#src2#"$op_sel"#clamp; } class getAsmDPP { string dst = !if(HasDst, !if(!eq(DstVT.Size, 1), "$sdst", "$vdst"), ""); // use $sdst for VOPC string src0 = !if(!eq(NumSrcArgs, 1), "$src0_modifiers", "$src0_modifiers,"); string src1 = !if(!eq(NumSrcArgs, 1), "", !if(!eq(NumSrcArgs, 2), " $src1_modifiers", " $src1_modifiers,")); string args = !if(!not(HasModifiers), getAsm32<0, NumSrcArgs, DstVT>.ret, ", "#src0#src1); string ret = dst#args#" $dpp_ctrl$row_mask$bank_mask$bound_ctrl"; } class getAsmDPP16 { string ret = getAsmDPP.ret#"$fi"; } class getAsmDPP8 : getAsmDPP { let ret = dst#args#" $dpp8$fi"; } class getAsmSDWA { string dst = !if(HasDst, !if(!eq(DstVT.Size, 1), " vcc", // use vcc token as dst for VOPC instructioins "$vdst"), ""); string src0 = "$src0_modifiers"; string src1 = "$src1_modifiers"; string args = !if(!eq(NumSrcArgs, 0), "", !if(!eq(NumSrcArgs, 1), ", "#src0#"$clamp", ", "#src0#", "#src1#"$clamp" ) ); string sdwa = !if(!eq(NumSrcArgs, 0), "", !if(!eq(NumSrcArgs, 1), " $dst_sel $dst_unused $src0_sel", !if(!eq(DstVT.Size, 1), " $src0_sel $src1_sel", // No dst_sel and dst_unused for VOPC " $dst_sel $dst_unused $src0_sel $src1_sel" ) ) ); string ret = dst#args#sdwa; } class getAsmSDWA9 { string dst = !if(HasDst, !if(!eq(DstVT.Size, 1), "$sdst", // VOPC "$vdst"), // VOP1/2 ""); string src0 = "$src0_modifiers"; string src1 = "$src1_modifiers"; string out_mods = !if(!not(HasOMod), "$clamp", "$clamp$omod"); string args = !if(!eq(NumSrcArgs, 0), "", !if(!eq(NumSrcArgs, 1), ", "#src0, ", "#src0#", "#src1 ) ); string sdwa = !if(!eq(NumSrcArgs, 0), "", !if(!eq(NumSrcArgs, 1), out_mods#" $dst_sel $dst_unused $src0_sel", !if(!eq(DstVT.Size, 1), " $src0_sel $src1_sel", // No dst_sel, dst_unused and output modifiers for VOPC out_mods#" $dst_sel $dst_unused $src0_sel $src1_sel" ) ) ); string ret = dst#args#sdwa; } // Function that checks if instruction supports DPP and SDWA class getHasExt { bit ret = !if(!eq(NumSrcArgs, 3), 0, // NumSrcArgs == 3 - No DPP or SDWA for VOP3 !if(!eq(DstVT.Size, 64), 0, // 64-bit dst - No DPP or SDWA for 64-bit operands !if(!eq(Src0VT.Size, 64), 0, // 64-bit src0 !if(!eq(Src1VT.Size, 64), 0, // 64-bit src2 1 ) ) ) ); } class getHasDPP { bit ret = !if(!eq(NumSrcArgs, 0), 0, getHasExt.ret); } def PatGenMode { int NoPattern = 0; int Pattern = 1; } class VOPProfile _ArgVT, bit _EnableF32SrcMods = 0, bit _EnableClamp = 0> { field list ArgVT = _ArgVT; field bit EnableF32SrcMods = _EnableF32SrcMods; field bit EnableClamp = _EnableClamp; field ValueType DstVT = ArgVT[0]; field ValueType Src0VT = ArgVT[1]; field ValueType Src1VT = ArgVT[2]; field ValueType Src2VT = ArgVT[3]; field RegisterOperand DstRC = getVALUDstForVT.ret; field RegisterOperand DstRCDPP = getVALUDstForVT.ret; field RegisterOperand DstRCSDWA = getSDWADstForVT.ret; field RegisterOperand Src0RC32 = getVOPSrc0ForVT.ret; field RegisterClass Src1RC32 = getVregSrcForVT.ret; field RegisterOperand Src0RC64 = getVOP3SrcForVT.ret; field RegisterOperand Src1RC64 = getVOP3SrcForVT.ret; field RegisterOperand Src2RC64 = getVOP3SrcForVT.ret; field RegisterClass Src0DPP = getVregSrcForVT.ret; field RegisterClass Src1DPP = getVregSrcForVT.ret; field RegisterOperand Src0SDWA = getSDWASrcForVT.ret; field RegisterOperand Src1SDWA = getSDWASrcForVT.ret; field Operand Src0Mod = getSrcMod.ret; field Operand Src1Mod = getSrcMod.ret; field Operand Src2Mod = getSrcMod.ret; field Operand Src0ModDPP = getSrcModDPP.ret; field Operand Src1ModDPP = getSrcModDPP.ret; field Operand Src0ModSDWA = getSrcModSDWA.ret; field Operand Src1ModSDWA = getSrcModSDWA.ret; field bit HasDst = !ne(DstVT.Value, untyped.Value); field bit HasDst32 = HasDst; field bit EmitDst = HasDst; // force dst encoding, see v_movreld_b32 special case field int NumSrcArgs = getNumSrcArgs.ret; field bit HasSrc0 = !ne(Src0VT.Value, untyped.Value); field bit HasSrc1 = !ne(Src1VT.Value, untyped.Value); field bit HasSrc2 = !ne(Src2VT.Value, untyped.Value); // HasSrc*FloatMods affects the SDWA encoding. We ignore EnableF32SrcMods. field bit HasSrc0FloatMods = isFloatType.ret; field bit HasSrc1FloatMods = isFloatType.ret; field bit HasSrc2FloatMods = isFloatType.ret; // HasSrc*IntMods affects the SDWA encoding. We ignore EnableF32SrcMods. field bit HasSrc0IntMods = isIntType.ret; field bit HasSrc1IntMods = isIntType.ret; field bit HasSrc2IntMods = isIntType.ret; field bit HasClamp = !or(isModifierType.ret, EnableClamp); field bit HasSDWAClamp = EmitDst; field bit HasFPClamp = !and(isFloatType.ret, HasClamp); field bit HasIntClamp = !if(isFloatType.ret, 0, HasClamp); field bit HasClampLo = HasClamp; field bit HasClampHi = !and(isPackedType.ret, HasClamp); field bit HasHigh = 0; field bit IsPacked = isPackedType.ret; field bit HasOpSel = IsPacked; field bit HasOMod = !if(HasOpSel, 0, isFloatType.ret); field bit HasSDWAOMod = isFloatType.ret; field bit HasModifiers = !or(isModifierType.ret, isModifierType.ret, isModifierType.ret, HasOMod, EnableF32SrcMods); field bit HasSrc0Mods = HasModifiers; field bit HasSrc1Mods = !if(HasModifiers, !or(HasSrc1FloatMods, HasSrc1IntMods), 0); field bit HasSrc2Mods = !if(HasModifiers, !or(HasSrc2FloatMods, HasSrc2IntMods), 0); field bit HasExt = getHasExt.ret; field bit HasExtDPP = getHasDPP.ret; field bit HasExtSDWA = HasExt; field bit HasExtSDWA9 = HasExt; field int NeedPatGen = PatGenMode.NoPattern; field bit IsMAI = 0; field bit IsDOT = 0; field Operand Src0PackedMod = !if(HasSrc0FloatMods, PackedF16InputMods, PackedI16InputMods); field Operand Src1PackedMod = !if(HasSrc1FloatMods, PackedF16InputMods, PackedI16InputMods); field Operand Src2PackedMod = !if(HasSrc2FloatMods, PackedF16InputMods, PackedI16InputMods); field dag Outs = !if(HasDst,(outs DstRC:$vdst),(outs)); // VOP3b instructions are a special case with a second explicit // output. This is manually overridden for them. field dag Outs32 = Outs; field dag Outs64 = Outs; field dag OutsDPP = getOutsDPP.ret; field dag OutsDPP8 = getOutsDPP.ret; field dag OutsSDWA = getOutsSDWA.ret; field dag Ins32 = getIns32.ret; field dag Ins64 = getIns64.ret; field dag InsVOP3P = getInsVOP3P.ret; field dag InsVOP3OpSel = getInsVOP3OpSel.ret, getOpSelMod.ret, getOpSelMod.ret>.ret; field dag InsDPP = !if(HasExtDPP, getInsDPP.ret, (ins)); field dag InsDPP16 = getInsDPP16.ret; field dag InsDPP8 = getInsDPP8.ret; field dag InsSDWA = getInsSDWA.ret; field string Asm32 = getAsm32.ret; field string Asm64 = getAsm64.ret; field string AsmVOP3P = getAsmVOP3P.ret; field string AsmVOP3OpSel = getAsmVOP3OpSel.ret; field string AsmDPP = !if(HasExtDPP, getAsmDPP.ret, ""); field string AsmDPP16 = getAsmDPP16.ret; field string AsmDPP8 = getAsmDPP8.ret; field string AsmSDWA = getAsmSDWA.ret; field string AsmSDWA9 = getAsmSDWA9.ret; field string TieRegDPP = "$old"; } class VOP_NO_EXT : VOPProfile { let HasExt = 0; let HasExtDPP = 0; let HasExtSDWA = 0; let HasExtSDWA9 = 0; } class VOP_PAT_GEN : VOPProfile { let NeedPatGen = mode; } def VOP_F16_F16 : VOPProfile <[f16, f16, untyped, untyped]>; def VOP_F16_I16 : VOPProfile <[f16, i16, untyped, untyped]>; def VOP_I16_F16 : VOPProfile <[i16, f16, untyped, untyped]>; def VOP_F16_F16_F16 : VOPProfile <[f16, f16, f16, untyped]>; def VOP_F16_F16_I16 : VOPProfile <[f16, f16, i16, untyped]>; def VOP_F16_F16_I32 : VOPProfile <[f16, f16, i32, untyped]>; def VOP_I16_I16_I16 : VOPProfile <[i16, i16, i16, untyped]>; def VOP_I16_I16_I16_ARITH : VOPProfile <[i16, i16, i16, untyped], 0, /*EnableClamp=*/1>; def VOP_I16_I16_I16_I16 : VOPProfile <[i16, i16, i16, i16, untyped]>; def VOP_F16_F16_F16_F16 : VOPProfile <[f16, f16, f16, f16, untyped]>; def VOP_I32_I16_I16_I32 : VOPProfile <[i32, i16, i16, i32, untyped]>; def VOP_V2F16_V2F16_V2F16 : VOPProfile <[v2f16, v2f16, v2f16, untyped]>; def VOP_V2I16_V2I16_V2I16 : VOPProfile <[v2i16, v2i16, v2i16, untyped]>; def VOP_B32_F16_F16 : VOPProfile <[i32, f16, f16, untyped]>; def VOP_V2F16_V2F16_V2F16_V2F16 : VOPProfile <[v2f16, v2f16, v2f16, v2f16]>; def VOP_V2I16_V2I16_V2I16_V2I16 : VOPProfile <[v2i16, v2i16, v2i16, v2i16]>; def VOP_V2I16_F32_F32 : VOPProfile <[v2i16, f32, f32, untyped]>; def VOP_V2I16_I32_I32 : VOPProfile <[v2i16, i32, i32, untyped]>; def VOP_F32_V2F16_V2F16_V2F16 : VOPProfile <[f32, v2f16, v2f16, v2f16]>; def VOP_NONE : VOPProfile <[untyped, untyped, untyped, untyped]>; def VOP_F32_F32 : VOPProfile <[f32, f32, untyped, untyped]>; def VOP_F32_F64 : VOPProfile <[f32, f64, untyped, untyped]>; def VOP_F32_I32 : VOPProfile <[f32, i32, untyped, untyped]>; def VOP_F64_F32 : VOPProfile <[f64, f32, untyped, untyped]>; def VOP_F64_F64 : VOPProfile <[f64, f64, untyped, untyped]>; def VOP_F64_I32 : VOPProfile <[f64, i32, untyped, untyped]>; def VOP_I32_F32 : VOPProfile <[i32, f32, untyped, untyped]>; def VOP_I32_F64 : VOPProfile <[i32, f64, untyped, untyped]>; def VOP_I32_I32 : VOPProfile <[i32, i32, untyped, untyped]>; def VOP_F16_F32 : VOPProfile <[f16, f32, untyped, untyped]>; def VOP_F32_F16 : VOPProfile <[f32, f16, untyped, untyped]>; def VOP_F32_F32_F16 : VOPProfile <[f32, f32, f16, untyped]>; def VOP_F32_F32_F32 : VOPProfile <[f32, f32, f32, untyped]>; def VOP_F32_F32_I32 : VOPProfile <[f32, f32, i32, untyped]>; def VOP_F64_F64_F64 : VOPProfile <[f64, f64, f64, untyped]>; def VOP_F64_F64_I32 : VOPProfile <[f64, f64, i32, untyped]>; def VOP_I32_F32_F32 : VOPProfile <[i32, f32, f32, untyped]>; def VOP_I32_F32_I32 : VOPProfile <[i32, f32, i32, untyped]>; def VOP_I32_I32_I32 : VOPProfile <[i32, i32, i32, untyped]>; def VOP_I32_I32_I32_ARITH : VOPProfile <[i32, i32, i32, untyped], 0, /*EnableClamp=*/1>; def VOP_V2F16_F32_F32 : VOPProfile <[v2f16, f32, f32, untyped]>; def VOP_F32_F16_F16_F16 : VOPProfile <[f32, f16, f16, f16]>; def VOP_I64_I64_I32 : VOPProfile <[i64, i64, i32, untyped]>; def VOP_I64_I32_I64 : VOPProfile <[i64, i32, i64, untyped]>; def VOP_I64_I64_I64 : VOPProfile <[i64, i64, i64, untyped]>; def VOP_F16_F32_F16_F32 : VOPProfile <[f16, f32, f16, f32]>; def VOP_F32_F32_F16_F16 : VOPProfile <[f32, f32, f16, f16]>; def VOP_F32_F32_F32_F32 : VOPProfile <[f32, f32, f32, f32]>; def VOP_F64_F64_F64_F64 : VOPProfile <[f64, f64, f64, f64]>; def VOP_I32_I32_I32_I32 : VOPProfile <[i32, i32, i32, i32]>; def VOP_I64_I32_I32_I64 : VOPProfile <[i64, i32, i32, i64]>; def VOP_I32_F32_I32_I32 : VOPProfile <[i32, f32, i32, i32]>; def VOP_I64_I64_I32_I64 : VOPProfile <[i64, i64, i32, i64]>; def VOP_V4I32_I64_I32_V4I32 : VOPProfile <[v4i32, i64, i32, v4i32]>; def VOP_F32_V2F16_V2F16_F32 : VOPProfile <[f32, v2f16, v2f16, f32]>; def VOP_I32_V2I16_V2I16_I32 : VOPProfile <[i32, v2i16, v2i16, i32]>; def VOP_V4F32_F32_F32_V4F32 : VOPProfile <[v4f32, f32, f32, v4f32]>; def VOP_V16F32_F32_F32_V16F32 : VOPProfile <[v16f32, f32, f32, v16f32]>; def VOP_V32F32_F32_F32_V32F32 : VOPProfile <[v32f32, f32, f32, v32f32]>; def VOP_V4F32_V4F16_V4F16_V4F32 : VOPProfile <[v4f32, v4f16, v4f16, v4f32]>; def VOP_V16F32_V4F16_V4F16_V16F32 : VOPProfile <[v16f32, v4f16, v4f16, v16f32]>; def VOP_V32F32_V4F16_V4F16_V32F32 : VOPProfile <[v32f32, v4f16, v4f16, v32f32]>; def VOP_V4F32_V2I16_V2I16_V4F32 : VOPProfile <[v4f32, v2i16, v2i16, v4f32]>; def VOP_V16F32_V2I16_V2I16_V16F32 : VOPProfile <[v16f32, v2i16, v2i16, v16f32]>; def VOP_V32F32_V2I16_V2I16_V32F32 : VOPProfile <[v32f32, v2i16, v2i16, v32f32]>; def VOP_V4I32_I32_I32_V4I32 : VOPProfile <[v4i32, i32, i32, v4i32]>; def VOP_V16I32_I32_I32_V16I32 : VOPProfile <[v16i32, i32, i32, v16i32]>; def VOP_V32I32_I32_I32_V32I32 : VOPProfile <[v32i32, i32, i32, v32i32]>; class Commutable_REV { string RevOp = revOp; bit IsOrig = isOrig; } class AtomicNoRet { string NoRetOp = noRetOp; bit IsRet = isRet; } //===----------------------------------------------------------------------===// // Interpolation opcodes //===----------------------------------------------------------------------===// class VINTRPDstOperand : RegisterOperand ; class VINTRP_Pseudo pattern> : VINTRPCommon , SIMCInstr { let isPseudo = 1; let isCodeGenOnly = 1; } // FIXME-GFX10: WIP. class VINTRP_Real_si op, string opName, dag outs, dag ins, string asm, int encodingFamily> : VINTRPCommon , VINTRPe , SIMCInstr { } class VINTRP_Real_vi op, string opName, dag outs, dag ins, string asm> : VINTRPCommon , VINTRPe_vi , SIMCInstr { let AssemblerPredicate = VIAssemblerPredicate; let DecoderNamespace = "GFX8"; } // FIXME-GFX10: WIP. multiclass VINTRP_m op, dag outs, dag ins, string asm, list pattern = []> { def "" : VINTRP_Pseudo ; let AssemblerPredicate = isGFX6GFX7, DecoderNamespace = "GFX6GFX7" in { def _si : VINTRP_Real_si ; } // End AssemblerPredicate = isGFX6GFX7, DecoderNamespace = "GFX6GFX7" def _vi : VINTRP_Real_vi ; let AssemblerPredicate = isGFX10Plus, DecoderNamespace = "GFX10" in { def _gfx10 : VINTRP_Real_si; } // End AssemblerPredicate = isGFX10Plus, DecoderNamespace = "GFX10" } //===----------------------------------------------------------------------===// // Vector instruction mappings //===----------------------------------------------------------------------===// // Maps an opcode in e32 form to its e64 equivalent def getVOPe64 : InstrMapping { let FilterClass = "VOP"; let RowFields = ["OpName"]; let ColFields = ["Size", "VOP3"]; let KeyCol = ["4", "0"]; let ValueCols = [["8", "1"]]; } // Maps an opcode in e64 form to its e32 equivalent def getVOPe32 : InstrMapping { let FilterClass = "VOP"; let RowFields = ["OpName"]; let ColFields = ["Size", "VOP3"]; let KeyCol = ["8", "1"]; let ValueCols = [["4", "0"]]; } // Maps ordinary instructions to their SDWA counterparts def getSDWAOp : InstrMapping { let FilterClass = "VOP"; let RowFields = ["OpName"]; let ColFields = ["AsmVariantName"]; let KeyCol = ["Default"]; let ValueCols = [["SDWA"]]; } // Maps SDWA instructions to their ordinary counterparts def getBasicFromSDWAOp : InstrMapping { let FilterClass = "VOP"; let RowFields = ["OpName"]; let ColFields = ["AsmVariantName"]; let KeyCol = ["SDWA"]; let ValueCols = [["Default"]]; } // Maps ordinary instructions to their DPP counterparts def getDPPOp32 : InstrMapping { let FilterClass = "VOP"; let RowFields = ["OpName"]; let ColFields = ["AsmVariantName"]; let KeyCol = ["Default"]; let ValueCols = [["DPP"]]; } // Maps an commuted opcode to its original version def getCommuteOrig : InstrMapping { let FilterClass = "Commutable_REV"; let RowFields = ["RevOp"]; let ColFields = ["IsOrig"]; let KeyCol = ["0"]; let ValueCols = [["1"]]; } // Maps an original opcode to its commuted version def getCommuteRev : InstrMapping { let FilterClass = "Commutable_REV"; let RowFields = ["RevOp"]; let ColFields = ["IsOrig"]; let KeyCol = ["1"]; let ValueCols = [["0"]]; } def getMCOpcodeGen : InstrMapping { let FilterClass = "SIMCInstr"; let RowFields = ["PseudoInstr"]; let ColFields = ["Subtarget"]; let KeyCol = [!cast(SIEncodingFamily.NONE)]; let ValueCols = [[!cast(SIEncodingFamily.SI)], [!cast(SIEncodingFamily.VI)], [!cast(SIEncodingFamily.SDWA)], [!cast(SIEncodingFamily.SDWA9)], // GFX80 encoding is added to work around a multiple matching // issue for buffer instructions with unpacked d16 data. This // does not actually change the encoding, and thus may be // removed later. [!cast(SIEncodingFamily.GFX80)], [!cast(SIEncodingFamily.GFX9)], [!cast(SIEncodingFamily.GFX10)], [!cast(SIEncodingFamily.SDWA10)]]; } // Get equivalent SOPK instruction. def getSOPKOp : InstrMapping { let FilterClass = "SOPKInstTable"; let RowFields = ["BaseCmpOp"]; let ColFields = ["IsSOPK"]; let KeyCol = ["0"]; let ValueCols = [["1"]]; } def getAddr64Inst : InstrMapping { let FilterClass = "MUBUFAddr64Table"; let RowFields = ["OpName"]; let ColFields = ["IsAddr64"]; let KeyCol = ["0"]; let ValueCols = [["1"]]; } def getIfAddr64Inst : InstrMapping { let FilterClass = "MUBUFAddr64Table"; let RowFields = ["OpName"]; let ColFields = ["IsAddr64"]; let KeyCol = ["1"]; let ValueCols = [["1"]]; } def getMUBUFNoLdsInst : InstrMapping { let FilterClass = "MUBUFLdsTable"; let RowFields = ["OpName"]; let ColFields = ["IsLds"]; let KeyCol = ["1"]; let ValueCols = [["0"]]; } // Maps an atomic opcode to its version with a return value. def getAtomicRetOp : InstrMapping { let FilterClass = "AtomicNoRet"; let RowFields = ["NoRetOp"]; let ColFields = ["IsRet"]; let KeyCol = ["0"]; let ValueCols = [["1"]]; } // Maps an atomic opcode to its returnless version. def getAtomicNoRetOp : InstrMapping { let FilterClass = "AtomicNoRet"; let RowFields = ["NoRetOp"]; let ColFields = ["IsRet"]; let KeyCol = ["1"]; let ValueCols = [["0"]]; } // Maps a GLOBAL to its SADDR form. def getGlobalSaddrOp : InstrMapping { let FilterClass = "GlobalSaddrTable"; let RowFields = ["SaddrOp"]; let ColFields = ["IsSaddr"]; let KeyCol = ["0"]; let ValueCols = [["1"]]; } // Maps a v_cmpx opcode with sdst to opcode without sdst. def getVCMPXNoSDstOp : InstrMapping { let FilterClass = "VCMPXNoSDstTable"; let RowFields = ["NoSDstOp"]; let ColFields = ["HasSDst"]; let KeyCol = ["1"]; let ValueCols = [["0"]]; } // Maps a SOPP to a SOPP with S_NOP def getSOPPWithRelaxation : InstrMapping { let FilterClass = "SOPPRelaxTable"; let RowFields = ["KeyName"]; let ColFields = ["IsRelaxed"]; let KeyCol = ["0"]; let ValueCols = [["1"]]; } // Maps flat scratch opcodes by addressing modes def getFlatScratchInstSTfromSS : InstrMapping { let FilterClass = "FlatScratchInst"; let RowFields = ["SVOp"]; let ColFields = ["Mode"]; let KeyCol = ["SS"]; let ValueCols = [["ST"]]; } def getFlatScratchInstSSfromSV : InstrMapping { let FilterClass = "FlatScratchInst"; let RowFields = ["SVOp"]; let ColFields = ["Mode"]; let KeyCol = ["SV"]; let ValueCols = [["SS"]]; } include "SIInstructions.td" include "DSInstructions.td" include "MIMGInstructions.td"